xref: /rk3399_rockchip-uboot/include/configs/p1_p2_rdb_pc.h (revision 577968e5669858e1d5bcb651ab28d60d20166252)
114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
514aa71e6SLi Yang  */
614aa71e6SLi Yang 
714aa71e6SLi Yang /*
814aa71e6SLi Yang  * QorIQ RDB boards configuration file
914aa71e6SLi Yang  */
1014aa71e6SLi Yang #ifndef __CONFIG_H
1114aa71e6SLi Yang #define __CONFIG_H
1214aa71e6SLi Yang 
13fedae6ebSYork Sun #if defined(CONFIG_TARGET_P1020MBG)
14e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020MBG-PC"
1514aa71e6SLi Yang #define CONFIG_VSC7385_ENET
1614aa71e6SLi Yang #define CONFIG_SLIC
1714aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
1814aa71e6SLi Yang #define __SW_BOOT_NOR		0xe4
1914aa71e6SLi Yang #define __SW_BOOT_SD		0x54
2013d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2114aa71e6SLi Yang #endif
2214aa71e6SLi Yang 
23e9bc8a8fSYork Sun #if defined(CONFIG_TARGET_P1020UTM)
24e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020UTM-PC"
2514aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
2614aa71e6SLi Yang #define __SW_BOOT_NOR		0xe0
2714aa71e6SLi Yang #define __SW_BOOT_SD		0x50
2813d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
2914aa71e6SLi Yang #endif
3014aa71e6SLi Yang 
31aa14620cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PC)
32e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1020RDB-PC"
3314aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
3414aa71e6SLi Yang #define CONFIG_VSC7385_ENET
3514aa71e6SLi Yang #define CONFIG_SLIC
3614aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
3714aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
3814aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
3914aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
4014aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
4114aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
4213d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
4314aa71e6SLi Yang #endif
4414aa71e6SLi Yang 
4545fdb627SHaijun.Zhang /*
4645fdb627SHaijun.Zhang  * P1020RDB-PD board has user selectable switches for evaluating different
4745fdb627SHaijun.Zhang  * frequency and boot options for the P1020 device. The table that
4845fdb627SHaijun.Zhang  * follow describe the available options. The front six binary number was in
4945fdb627SHaijun.Zhang  * accordance with SW3[1:6].
5045fdb627SHaijun.Zhang  * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
5145fdb627SHaijun.Zhang  * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
5245fdb627SHaijun.Zhang  * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
5345fdb627SHaijun.Zhang  * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
5445fdb627SHaijun.Zhang  * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
5545fdb627SHaijun.Zhang  * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
5645fdb627SHaijun.Zhang  * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
5745fdb627SHaijun.Zhang  */
58f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
5945fdb627SHaijun.Zhang #define CONFIG_BOARDNAME "P1020RDB-PD"
6045fdb627SHaijun.Zhang #define CONFIG_NAND_FSL_ELBC
6145fdb627SHaijun.Zhang #define CONFIG_VSC7385_ENET
6245fdb627SHaijun.Zhang #define CONFIG_SLIC
6345fdb627SHaijun.Zhang #define __SW_BOOT_MASK		0x03
6445fdb627SHaijun.Zhang #define __SW_BOOT_NOR		0x64
6545fdb627SHaijun.Zhang #define __SW_BOOT_SPI		0x34
6645fdb627SHaijun.Zhang #define __SW_BOOT_SD		0x24
6745fdb627SHaijun.Zhang #define __SW_BOOT_NAND		0x44
6845fdb627SHaijun.Zhang #define __SW_BOOT_PCIE		0x74
6945fdb627SHaijun.Zhang #define CONFIG_SYS_L2_SIZE	(256 << 10)
7094b383e7SYangbo Lu /*
7194b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
7294b383e7SYangbo Lu  */
7394b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
7494b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ec000000.nor"
7594b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ec000000.nor:128k(dtb),6016k(kernel)," \
7694b383e7SYangbo Lu 			"57088k(fs),1m(vsc7385-firmware),1280k(u-boot)"
7745fdb627SHaijun.Zhang #endif
7845fdb627SHaijun.Zhang 
79da439db3SYork Sun #if defined(CONFIG_TARGET_P1021RDB)
80e2c91b95SScott Wood #define CONFIG_BOARDNAME "P1021RDB-PC"
8114aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
8214aa71e6SLi Yang #define CONFIG_QE
8314aa71e6SLi Yang #define CONFIG_VSC7385_ENET
8414aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
8514aa71e6SLi Yang 						addresses in the LBC */
8614aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
8714aa71e6SLi Yang #define __SW_BOOT_NOR		0x5c
8814aa71e6SLi Yang #define __SW_BOOT_SPI		0x1c
8914aa71e6SLi Yang #define __SW_BOOT_SD		0x9c
9014aa71e6SLi Yang #define __SW_BOOT_NAND		0xec
9114aa71e6SLi Yang #define __SW_BOOT_PCIE		0x6c
9213d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
9394b383e7SYangbo Lu /*
9494b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
9594b383e7SYangbo Lu  */
9694b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
9794b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
9894b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
9994b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
10094b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
10194b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
10294b383e7SYangbo Lu #else
10394b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
10494b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
10594b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9728k(fs)," \
10694b383e7SYangbo Lu 			"256k(qe-ucode-firmware),1280k(u-boot)"
10794b383e7SYangbo Lu #endif
10814aa71e6SLi Yang #endif
10914aa71e6SLi Yang 
1104eedabfeSYork Sun #if defined(CONFIG_TARGET_P1024RDB)
11114aa71e6SLi Yang #define CONFIG_BOARDNAME "P1024RDB"
11214aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
11314aa71e6SLi Yang #define CONFIG_SLIC
11414aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
11514aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
11614aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
11714aa71e6SLi Yang #define __SW_BOOT_SD		0x04
11814aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
11913d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
12014aa71e6SLi Yang #endif
12114aa71e6SLi Yang 
122b0c98b4bSYork Sun #if defined(CONFIG_TARGET_P1025RDB)
12314aa71e6SLi Yang #define CONFIG_BOARDNAME "P1025RDB"
12414aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
12514aa71e6SLi Yang #define CONFIG_QE
12614aa71e6SLi Yang #define CONFIG_SLIC
12714aa71e6SLi Yang 
12814aa71e6SLi Yang #define CONFIG_SYS_LBC_LBCR	0x00080000	/* Implement conversion of
12914aa71e6SLi Yang 						addresses in the LBC */
13014aa71e6SLi Yang #define __SW_BOOT_MASK		0xf3
13114aa71e6SLi Yang #define __SW_BOOT_NOR		0x00
13214aa71e6SLi Yang #define __SW_BOOT_SPI		0x08
13314aa71e6SLi Yang #define __SW_BOOT_SD		0x04
13414aa71e6SLi Yang #define __SW_BOOT_NAND		0x0c
13513d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(256 << 10)
13614aa71e6SLi Yang #endif
13714aa71e6SLi Yang 
1388435aa77SYork Sun #if defined(CONFIG_TARGET_P2020RDB)
1398435aa77SYork Sun #define CONFIG_BOARDNAME "P2020RDB-PC"
14014aa71e6SLi Yang #define CONFIG_NAND_FSL_ELBC
14114aa71e6SLi Yang #define CONFIG_VSC7385_ENET
14214aa71e6SLi Yang #define __SW_BOOT_MASK		0x03
14314aa71e6SLi Yang #define __SW_BOOT_NOR		0xc8
14414aa71e6SLi Yang #define __SW_BOOT_SPI		0x28
14514aa71e6SLi Yang #define __SW_BOOT_SD		0x68 /* or 0x18 */
14614aa71e6SLi Yang #define __SW_BOOT_NAND		0xe8
14714aa71e6SLi Yang #define __SW_BOOT_PCIE		0xa8
14813d1143fSScott Wood #define CONFIG_SYS_L2_SIZE	(512 << 10)
14994b383e7SYangbo Lu /*
15094b383e7SYangbo Lu  * Dynamic MTD Partition support with mtdparts
15194b383e7SYangbo Lu  */
15294b383e7SYangbo Lu #define CONFIG_FLASH_CFI_MTD
15394b383e7SYangbo Lu #ifdef CONFIG_PHYS_64BIT
15494b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=fef000000.nor"
15594b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=fef000000.nor:256k(vsc7385-firmware)," \
15694b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
15794b383e7SYangbo Lu #else
15894b383e7SYangbo Lu #define MTDIDS_DEFAULT "nor0=ef000000.nor"
15994b383e7SYangbo Lu #define MTDPARTS_DEFAULT "mtdparts=ef000000.nor:256k(vsc7385-firmware)," \
16094b383e7SYangbo Lu 			"256k(dtb),4608k(kernel),9984k(fs),1280k(u-boot)"
16194b383e7SYangbo Lu #endif
16213d1143fSScott Wood #endif
16313d1143fSScott Wood 
16414aa71e6SLi Yang #ifdef CONFIG_SDCARD
1653e6e6983SYing Zhang #define CONFIG_SPL_MMC_MINIMAL
1663e6e6983SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
1673e6e6983SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
1683e6e6983SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
1693e6e6983SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
170ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
171ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
172e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_MMC_U_BOOT_SIZE	(768 << 10)
1733e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_DST	(0x11000000)
1743e6e6983SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_START	(0x11000000)
175ee4d6511SYing Zhang #define CONFIG_SYS_MMC_U_BOOT_OFFS	(128 << 10)
1763e6e6983SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
1773e6e6983SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
1783e6e6983SYing Zhang #define CONFIG_SPL_MMC_BOOT
1793e6e6983SYing Zhang #ifdef CONFIG_SPL_BUILD
1803e6e6983SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
1813e6e6983SYing Zhang #endif
18214aa71e6SLi Yang #endif
18314aa71e6SLi Yang 
18414aa71e6SLi Yang #ifdef CONFIG_SPIFLASH
185d34e5624SYing Zhang #define CONFIG_SPL_SPI_FLASH_MINIMAL
186d34e5624SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
187d34e5624SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
188d34e5624SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
189d34e5624SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
190ee4d6511SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
191ee4d6511SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 * 1024)
192e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE	(768 << 10)
193d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST		(0x11000000)
194d34e5624SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_START	(0x11000000)
195ee4d6511SYing Zhang #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS	(128 << 10)
196d34e5624SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
197d34e5624SYing Zhang #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot.lds"
198d34e5624SYing Zhang #define CONFIG_SPL_SPI_BOOT
199d34e5624SYing Zhang #ifdef CONFIG_SPL_BUILD
200d34e5624SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
201d34e5624SYing Zhang #endif
20214aa71e6SLi Yang #endif
20314aa71e6SLi Yang 
204a796e72cSScott Wood #ifdef CONFIG_NAND
20562c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
20662c6ef33SYing Zhang #define CONFIG_SPL_NAND_BOOT
20762c6ef33SYing Zhang #define CONFIG_SPL_FLUSH_IMAGE
20862c6ef33SYing Zhang #define CONFIG_SPL_NAND_INIT
20962c6ef33SYing Zhang #define CONFIG_SPL_COMMON_INIT_DDR
21062c6ef33SYing Zhang #define CONFIG_SPL_MAX_SIZE		(128 << 10)
21162c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xf8f81000
21262c6ef33SYing Zhang #define CONFIG_SYS_MPC85XX_NO_RESETVEC
213e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
21462c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
21562c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
21662c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
21762c6ef33SYing Zhang #elif defined(CONFIG_SPL_BUILD)
218a796e72cSScott Wood #define CONFIG_SPL_INIT_MINIMAL
219a796e72cSScott Wood #define CONFIG_SPL_FLUSH_IMAGE
220a796e72cSScott Wood #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
22162c6ef33SYing Zhang #define CONFIG_SPL_TEXT_BASE		0xff800000
2226113d3f2SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE		4096
22362c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
22462c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
22562c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
22662c6ef33SYing Zhang #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
22762c6ef33SYing Zhang #endif /* not CONFIG_TPL_BUILD */
22813d1143fSScott Wood 
22962c6ef33SYing Zhang #define CONFIG_SPL_PAD_TO		0x20000
23062c6ef33SYing Zhang #define CONFIG_TPL_PAD_TO		0x20000
23162c6ef33SYing Zhang #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
23262c6ef33SYing Zhang #define CONFIG_SYS_TEXT_BASE		0x11001000
233a796e72cSScott Wood #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
23414aa71e6SLi Yang #endif
23514aa71e6SLi Yang 
23614aa71e6SLi Yang #ifndef CONFIG_SYS_TEXT_BASE
237e222b1f3SPrabhakar Kushwaha #define CONFIG_SYS_TEXT_BASE		0xeff40000
23814aa71e6SLi Yang #endif
23914aa71e6SLi Yang 
24014aa71e6SLi Yang #ifndef CONFIG_RESET_VECTOR_ADDRESS
24114aa71e6SLi Yang #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
24214aa71e6SLi Yang #endif
24314aa71e6SLi Yang 
24414aa71e6SLi Yang #ifndef CONFIG_SYS_MONITOR_BASE
245a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
246a796e72cSScott Wood #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
247a796e72cSScott Wood #else
24814aa71e6SLi Yang #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
24914aa71e6SLi Yang #endif
250a796e72cSScott Wood #endif
25114aa71e6SLi Yang 
25214aa71e6SLi Yang #define CONFIG_MP
25314aa71e6SLi Yang 
254b38eaec5SRobert P. J. Day #define CONFIG_PCIE1	/* PCIE controller 1 (slot 1) */
255b38eaec5SRobert P. J. Day #define CONFIG_PCIE2	/* PCIE controller 2 (slot 2) */
25614aa71e6SLi Yang #define CONFIG_FSL_PCI_INIT	/* Use common FSL init code */
257842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE	/* indirect PCI bridge support */
25814aa71e6SLi Yang #define CONFIG_FSL_PCIE_RESET	/* need PCIe reset errata */
25914aa71e6SLi Yang #define CONFIG_SYS_PCI_64BIT	/* enable 64-bit PCI resources */
26014aa71e6SLi Yang 
26114aa71e6SLi Yang #define CONFIG_TSEC_ENET	/* tsec ethernet support */
26214aa71e6SLi Yang #define CONFIG_ENV_OVERWRITE
26314aa71e6SLi Yang 
264befb7d9fSJerry Huang #define CONFIG_SATA_SIL
26514aa71e6SLi Yang #define CONFIG_SYS_SATA_MAX_DEVICE	2
26614aa71e6SLi Yang #define CONFIG_LIBATA
26714aa71e6SLi Yang #define CONFIG_LBA48
26814aa71e6SLi Yang 
2698435aa77SYork Sun #if defined(CONFIG_TARGET_P2020RDB)
27014aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	100000000
27114aa71e6SLi Yang #else
27214aa71e6SLi Yang #define CONFIG_SYS_CLK_FREQ	66666666
27314aa71e6SLi Yang #endif
27414aa71e6SLi Yang #define CONFIG_DDR_CLK_FREQ	66666666
27514aa71e6SLi Yang 
27614aa71e6SLi Yang #define CONFIG_HWCONFIG
27714aa71e6SLi Yang /*
27814aa71e6SLi Yang  * These can be toggled for performance analysis, otherwise use default.
27914aa71e6SLi Yang  */
28014aa71e6SLi Yang #define CONFIG_L2_CACHE
28114aa71e6SLi Yang #define CONFIG_BTB
28214aa71e6SLi Yang 
28314aa71e6SLi Yang #define CONFIG_ENABLE_36BIT_PHYS
28414aa71e6SLi Yang 
28514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
28614aa71e6SLi Yang #define CONFIG_ADDR_MAP			1
28714aa71e6SLi Yang #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
28814aa71e6SLi Yang #endif
28914aa71e6SLi Yang 
29014aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
29114aa71e6SLi Yang #define CONFIG_SYS_MEMTEST_END		0x1fffffff
29214aa71e6SLi Yang 
29314aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR		0xffe00000
29414aa71e6SLi Yang #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
29514aa71e6SLi Yang 
29614aa71e6SLi Yang /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
29714aa71e6SLi Yang        SPL code*/
298a796e72cSScott Wood #ifdef CONFIG_SPL_BUILD
29914aa71e6SLi Yang #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
30014aa71e6SLi Yang #endif
30114aa71e6SLi Yang 
30214aa71e6SLi Yang /* DDR Setup */
3031ba62f10SYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
30414aa71e6SLi Yang #define CONFIG_DDR_SPD
30514aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM 1
30614aa71e6SLi Yang #define SPD_EEPROM_ADDRESS 0x52
3076f5e1dc5SYork Sun #undef CONFIG_FSL_DDR_INTERACTIVE
30814aa71e6SLi Yang 
309f404b66cSYork Sun #if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
31014aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_2G
31114aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	2
31214aa71e6SLi Yang #else
31314aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE_LAW	LAW_SIZE_1G
31414aa71e6SLi Yang #define CONFIG_CHIP_SELECTS_PER_CTRL	1
31514aa71e6SLi Yang #endif
31614aa71e6SLi Yang #define CONFIG_SYS_SDRAM_SIZE		(1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
31714aa71e6SLi Yang #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
31814aa71e6SLi Yang #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
31914aa71e6SLi Yang 
32014aa71e6SLi Yang #define CONFIG_DIMM_SLOTS_PER_CTLR	1
32114aa71e6SLi Yang 
32214aa71e6SLi Yang /* Default settings for DDR3 */
3238435aa77SYork Sun #ifndef CONFIG_TARGET_P2020RDB
32414aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_BNDS		0x0000003f
32514aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG	0x80014302
32614aa71e6SLi Yang #define CONFIG_SYS_DDR_CS0_CONFIG_2	0x00000000
32714aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_BNDS		0x0040007f
32814aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG	0x80014302
32914aa71e6SLi Yang #define CONFIG_SYS_DDR_CS1_CONFIG_2	0x00000000
33014aa71e6SLi Yang 
33114aa71e6SLi Yang #define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef
33214aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_ADDR	0x00000000
33314aa71e6SLi Yang #define CONFIG_SYS_DDR_INIT_EXT_ADDR	0x00000000
33414aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_CONTROL	0x00000000
33514aa71e6SLi Yang 
33614aa71e6SLi Yang #define CONFIG_SYS_DDR_ZQ_CONTROL	0x89080600
33714aa71e6SLi Yang #define CONFIG_SYS_DDR_WRLVL_CONTROL	0x8655A608
33814aa71e6SLi Yang #define CONFIG_SYS_DDR_SR_CNTR		0x00000000
33914aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_1		0x00000000
34014aa71e6SLi Yang #define CONFIG_SYS_DDR_RCW_2		0x00000000
34114aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL		0xC70C0000	/* Type = DDR3	*/
34214aa71e6SLi Yang #define CONFIG_SYS_DDR_CONTROL_2	0x04401050
34314aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_4		0x00220001
34414aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_5		0x03402400
34514aa71e6SLi Yang 
34614aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_3		0x00020000
34714aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_0		0x00330004
34814aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_1		0x6f6B4846
34914aa71e6SLi Yang #define CONFIG_SYS_DDR_TIMING_2		0x0FA8C8CF
35014aa71e6SLi Yang #define CONFIG_SYS_DDR_CLK_CTRL		0x03000000
35114aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_1		0x40461520
35214aa71e6SLi Yang #define CONFIG_SYS_DDR_MODE_2		0x8000c000
35314aa71e6SLi Yang #define CONFIG_SYS_DDR_INTERVAL		0x0C300000
35414aa71e6SLi Yang #endif
35514aa71e6SLi Yang 
35614aa71e6SLi Yang #undef CONFIG_CLOCKS_IN_MHZ
35714aa71e6SLi Yang 
35814aa71e6SLi Yang /*
35914aa71e6SLi Yang  * Memory map
36014aa71e6SLi Yang  *
36114aa71e6SLi Yang  * 0x0000_0000 0x7fff_ffff	DDR		Up to 2GB cacheable
36214aa71e6SLi Yang  * 0x8000_0000 0xdfff_ffff	PCI Express Mem	1.5G non-cacheable(PCIe * 3)
363d674bccfSScott Wood  * 0xec00_0000 0xefff_ffff	NOR flash	Up to 64M non-cacheable	CS0/1
36413d1143fSScott Wood  * 0xf8f8_0000 0xf8ff_ffff	L2 SRAM		Up to 512K cacheable
36513d1143fSScott Wood  *   (early boot only)
366d674bccfSScott Wood  * 0xff80_0000 0xff80_7fff	NAND flash	32K non-cacheable	CS1/0
367d674bccfSScott Wood  * 0xff98_0000 0xff98_ffff	PMC		64K non-cacheable	CS2
368d674bccfSScott Wood  * 0xffa0_0000 0xffaf_ffff	CPLD		1M non-cacheable	CS3
369d674bccfSScott Wood  * 0xffb0_0000 0xffbf_ffff	VSC7385 switch  1M non-cacheable	CS2
37014aa71e6SLi Yang  * 0xffc0_0000 0xffc3_ffff	PCI IO range	256k non-cacheable
371d674bccfSScott Wood  * 0xffd0_0000 0xffd0_3fff	L1 for stack	16K cacheable
37214aa71e6SLi Yang  * 0xffe0_0000 0xffef_ffff	CCSR		1M non-cacheable
37314aa71e6SLi Yang  */
37414aa71e6SLi Yang 
37514aa71e6SLi Yang /*
37614aa71e6SLi Yang  * Local Bus Definitions
37714aa71e6SLi Yang  */
378f404b66cSYork Sun #if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
37914aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
38014aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xec000000
381e9bc8a8fSYork Sun #elif defined(CONFIG_TARGET_P1020UTM)
38214aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	256	/* 32M */
38314aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xee000000
38414aa71e6SLi Yang #else
38514aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_SECT	128	/* 16M */
38614aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE		0xef000000
38714aa71e6SLi Yang #endif
38814aa71e6SLi Yang 
38914aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
39014aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
39114aa71e6SLi Yang #else
39214aa71e6SLi Yang #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
39314aa71e6SLi Yang #endif
39414aa71e6SLi Yang 
3957ee41107STimur Tabi #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
39614aa71e6SLi Yang 	| BR_PS_16 | BR_V)
39714aa71e6SLi Yang 
39814aa71e6SLi Yang #define CONFIG_FLASH_OR_PRELIM	0xfc000ff7
39914aa71e6SLi Yang 
40014aa71e6SLi Yang #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS}
40114aa71e6SLi Yang #define CONFIG_SYS_FLASH_QUIET_TEST
40214aa71e6SLi Yang #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
40314aa71e6SLi Yang 
40414aa71e6SLi Yang #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
40514aa71e6SLi Yang 
40614aa71e6SLi Yang #undef CONFIG_SYS_FLASH_CHECKSUM
40714aa71e6SLi Yang #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
40814aa71e6SLi Yang #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
40914aa71e6SLi Yang 
41014aa71e6SLi Yang #define CONFIG_FLASH_CFI_DRIVER
41114aa71e6SLi Yang #define CONFIG_SYS_FLASH_CFI
41214aa71e6SLi Yang #define CONFIG_SYS_FLASH_EMPTY_INFO
41314aa71e6SLi Yang #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
41414aa71e6SLi Yang 
41514aa71e6SLi Yang /* Nand Flash */
41614aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
41714aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE		0xff800000
41814aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
41914aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
42014aa71e6SLi Yang #else
42114aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
42214aa71e6SLi Yang #endif
42314aa71e6SLi Yang 
42414aa71e6SLi Yang #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
42514aa71e6SLi Yang #define CONFIG_SYS_MAX_NAND_DEVICE	1
426f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
42745fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
42845fdb627SHaijun.Zhang #else
42914aa71e6SLi Yang #define CONFIG_SYS_NAND_BLOCK_SIZE	(16 * 1024)
43045fdb627SHaijun.Zhang #endif
43114aa71e6SLi Yang 
4327ee41107STimur Tabi #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
43314aa71e6SLi Yang 	| (2<<BR_DECC_SHIFT)	/* Use HW ECC */ \
43414aa71e6SLi Yang 	| BR_PS_8	/* Port Size = 8 bit */ \
43514aa71e6SLi Yang 	| BR_MS_FCM	/* MSEL = FCM */ \
43614aa71e6SLi Yang 	| BR_V)	/* valid */
437f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
43845fdb627SHaijun.Zhang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB \
43945fdb627SHaijun.Zhang 	| OR_FCM_PGS	/* Large Page*/ \
44045fdb627SHaijun.Zhang 	| OR_FCM_CSCT \
44145fdb627SHaijun.Zhang 	| OR_FCM_CST \
44245fdb627SHaijun.Zhang 	| OR_FCM_CHT \
44345fdb627SHaijun.Zhang 	| OR_FCM_SCY_1 \
44445fdb627SHaijun.Zhang 	| OR_FCM_TRLX \
44545fdb627SHaijun.Zhang 	| OR_FCM_EHTR)
44645fdb627SHaijun.Zhang #else
44714aa71e6SLi Yang #define CONFIG_SYS_NAND_OR_PRELIM	(OR_AM_32KB	/* small page */ \
44814aa71e6SLi Yang 	| OR_FCM_CSCT \
44914aa71e6SLi Yang 	| OR_FCM_CST \
45014aa71e6SLi Yang 	| OR_FCM_CHT \
45114aa71e6SLi Yang 	| OR_FCM_SCY_1 \
45214aa71e6SLi Yang 	| OR_FCM_TRLX \
45314aa71e6SLi Yang 	| OR_FCM_EHTR)
45445fdb627SHaijun.Zhang #endif
45514aa71e6SLi Yang #endif /* CONFIG_NAND_FSL_ELBC */
45614aa71e6SLi Yang 
45714aa71e6SLi Yang #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
45814aa71e6SLi Yang 
45914aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_LOCK
46014aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000 /* stack in RAM */
46114aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
46214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
46314aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
46414aa71e6SLi Yang /* The assembler doesn't like typecast */
46514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
46614aa71e6SLi Yang 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
46714aa71e6SLi Yang 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
46814aa71e6SLi Yang #else
46914aa71e6SLi Yang /* Initial L1 address */
47014aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	CONFIG_SYS_INIT_RAM_ADDR
47114aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
47214aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
47314aa71e6SLi Yang #endif
47414aa71e6SLi Yang /* Size of used area in RAM */
47514aa71e6SLi Yang #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
47614aa71e6SLi Yang 
47714aa71e6SLi Yang #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
47814aa71e6SLi Yang 					GENERATED_GBL_DATA_SIZE)
47914aa71e6SLi Yang #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
48014aa71e6SLi Yang 
4819307cbabSPrabhakar Kushwaha #define CONFIG_SYS_MONITOR_LEN	(768 * 1024)
48214aa71e6SLi Yang #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024)/* Reserved for malloc */
48314aa71e6SLi Yang 
48414aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE	0xffa00000
48514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
48614aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	0xfffa00000ull
48714aa71e6SLi Yang #else
48814aa71e6SLi Yang #define CONFIG_SYS_CPLD_BASE_PHYS	CONFIG_SYS_CPLD_BASE
48914aa71e6SLi Yang #endif
49014aa71e6SLi Yang /* CPLD config size: 1Mb */
49114aa71e6SLi Yang #define CONFIG_CPLD_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
49214aa71e6SLi Yang 					BR_PS_8 | BR_V)
49314aa71e6SLi Yang #define CONFIG_CPLD_OR_PRELIM	(0xfff009f7)
49414aa71e6SLi Yang 
49514aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE	0xff980000
49614aa71e6SLi Yang #define CONFIG_SYS_PMC_BASE_PHYS	CONFIG_SYS_PMC_BASE
49714aa71e6SLi Yang #define CONFIG_PMC_BR_PRELIM	(BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
49814aa71e6SLi Yang 					BR_PS_8 | BR_V)
49914aa71e6SLi Yang #define CONFIG_PMC_OR_PRELIM	(OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
50014aa71e6SLi Yang 				 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
50114aa71e6SLi Yang 				 OR_GPCM_EAD)
50214aa71e6SLi Yang 
503a796e72cSScott Wood #ifdef CONFIG_NAND
50414aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
50514aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
50614aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
50714aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
50814aa71e6SLi Yang #else
50914aa71e6SLi Yang #define CONFIG_SYS_BR0_PRELIM	CONFIG_FLASH_BR_PRELIM	/* NOR Base Address */
51014aa71e6SLi Yang #define CONFIG_SYS_OR0_PRELIM	CONFIG_FLASH_OR_PRELIM	/* NOR Options */
51114aa71e6SLi Yang #ifdef CONFIG_NAND_FSL_ELBC
51214aa71e6SLi Yang #define CONFIG_SYS_BR1_PRELIM	CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
51314aa71e6SLi Yang #define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
51414aa71e6SLi Yang #endif
51514aa71e6SLi Yang #endif
51614aa71e6SLi Yang #define CONFIG_SYS_BR3_PRELIM	CONFIG_CPLD_BR_PRELIM	/* CPLD Base Address */
51714aa71e6SLi Yang #define CONFIG_SYS_OR3_PRELIM	CONFIG_CPLD_OR_PRELIM	/* CPLD Options */
51814aa71e6SLi Yang 
51914aa71e6SLi Yang /* Vsc7385 switch */
52014aa71e6SLi Yang #ifdef CONFIG_VSC7385_ENET
52114aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE		0xffb00000
52214aa71e6SLi Yang 
52314aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
52414aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	0xfffb00000ull
52514aa71e6SLi Yang #else
52614aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BASE_PHYS	CONFIG_SYS_VSC7385_BASE
52714aa71e6SLi Yang #endif
52814aa71e6SLi Yang 
52914aa71e6SLi Yang #define CONFIG_SYS_VSC7385_BR_PRELIM	\
53014aa71e6SLi Yang 	(BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
53114aa71e6SLi Yang #define CONFIG_SYS_VSC7385_OR_PRELIM	(OR_AM_128KB | OR_GPCM_CSNT | \
53214aa71e6SLi Yang 			OR_GPCM_XACS |  OR_GPCM_SCY_15 | OR_GPCM_SETA | \
53314aa71e6SLi Yang 			OR_GPCM_TRLX |  OR_GPCM_EHTR | OR_GPCM_EAD)
53414aa71e6SLi Yang 
53514aa71e6SLi Yang #define CONFIG_SYS_BR2_PRELIM	CONFIG_SYS_VSC7385_BR_PRELIM
53614aa71e6SLi Yang #define CONFIG_SYS_OR2_PRELIM	CONFIG_SYS_VSC7385_OR_PRELIM
53714aa71e6SLi Yang 
53814aa71e6SLi Yang /* The size of the VSC7385 firmware image */
53914aa71e6SLi Yang #define CONFIG_VSC7385_IMAGE_SIZE	8192
54014aa71e6SLi Yang #endif
54114aa71e6SLi Yang 
5423e6e6983SYing Zhang /*
5433e6e6983SYing Zhang  * Config the L2 Cache as L2 SRAM
5443e6e6983SYing Zhang */
5453e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD)
546d34e5624SYing Zhang #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
5473e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
5483e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
5493e6e6983SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
5503e6e6983SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
5513e6e6983SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5525a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
5535a89fa92SYing Zhang #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
5545a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
5558435aa77SYork Sun #if defined(CONFIG_TARGET_P2020RDB)
5565a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(364 << 10)
5575a89fa92SYing Zhang #else
5585a89fa92SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(108 << 10)
5595a89fa92SYing Zhang #endif
56062c6ef33SYing Zhang #elif defined(CONFIG_NAND)
56162c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
56262c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
56362c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
56462c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
56562c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
56662c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
56762c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
56862c6ef33SYing Zhang #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
56962c6ef33SYing Zhang #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
57062c6ef33SYing Zhang #else
57162c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
57262c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
57362c6ef33SYing Zhang #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
57462c6ef33SYing Zhang #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x2000)
57562c6ef33SYing Zhang #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
57662c6ef33SYing Zhang #endif /* CONFIG_TPL_BUILD */
5773e6e6983SYing Zhang #endif
5783e6e6983SYing Zhang #endif
5793e6e6983SYing Zhang 
58014aa71e6SLi Yang /* Serial Port - controlled on board with jumper J8
58114aa71e6SLi Yang  * open - index 2
58214aa71e6SLi Yang  * shorted - index 1
58314aa71e6SLi Yang  */
58414aa71e6SLi Yang #define CONFIG_CONS_INDEX		1
58514aa71e6SLi Yang #undef CONFIG_SERIAL_SOFTWARE_FIFO
58614aa71e6SLi Yang #define CONFIG_SYS_NS16550_SERIAL
58714aa71e6SLi Yang #define CONFIG_SYS_NS16550_REG_SIZE	1
58814aa71e6SLi Yang #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
5893e6e6983SYing Zhang #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
59014aa71e6SLi Yang #define CONFIG_NS16550_MIN_FUNCTIONS
59114aa71e6SLi Yang #endif
59214aa71e6SLi Yang 
59314aa71e6SLi Yang #define CONFIG_SYS_BAUDRATE_TABLE	\
59414aa71e6SLi Yang 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
59514aa71e6SLi Yang 
59614aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
59714aa71e6SLi Yang #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
59814aa71e6SLi Yang 
59914aa71e6SLi Yang /* I2C */
60000f792e0SHeiko Schocher #define CONFIG_SYS_I2C
60100f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL
60200f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED	400000
60300f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
60400f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
60500f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED	400000
60600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
60700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
60800f792e0SHeiko Schocher #define CONFIG_SYS_I2C_NOPROBES		{ {0, 0x29} }
60914aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR	0x52
61014aa71e6SLi Yang #define CONFIG_SYS_SPD_BUS_NUM		1 /* For rom_loc and flash bank */
61114aa71e6SLi Yang 
61214aa71e6SLi Yang /*
61314aa71e6SLi Yang  * I2C2 EEPROM
61414aa71e6SLi Yang  */
61514aa71e6SLi Yang #undef CONFIG_ID_EEPROM
61614aa71e6SLi Yang 
61714aa71e6SLi Yang #define CONFIG_RTC_PT7C4338
61814aa71e6SLi Yang #define CONFIG_SYS_I2C_RTC_ADDR		0x68
61914aa71e6SLi Yang #define CONFIG_SYS_I2C_PCA9557_ADDR	0x18
62014aa71e6SLi Yang 
62114aa71e6SLi Yang /* enable read and write access to EEPROM */
62214aa71e6SLi Yang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
62314aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
62414aa71e6SLi Yang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
62514aa71e6SLi Yang 
62614aa71e6SLi Yang /*
62714aa71e6SLi Yang  * eSPI - Enhanced SPI
62814aa71e6SLi Yang  */
62914aa71e6SLi Yang #define CONFIG_HARD_SPI
63014aa71e6SLi Yang 
63114aa71e6SLi Yang #if defined(CONFIG_SPI_FLASH)
63214aa71e6SLi Yang #define CONFIG_SF_DEFAULT_SPEED	10000000
63314aa71e6SLi Yang #define CONFIG_SF_DEFAULT_MODE	0
63414aa71e6SLi Yang #endif
63514aa71e6SLi Yang 
63614aa71e6SLi Yang #if defined(CONFIG_PCI)
63714aa71e6SLi Yang /*
63814aa71e6SLi Yang  * General PCI
63914aa71e6SLi Yang  * Memory space is mapped 1-1, but I/O space must start from 0.
64014aa71e6SLi Yang  */
64114aa71e6SLi Yang 
64214aa71e6SLi Yang /* controller 2, direct to uli, tgtid 2, Base address 9000 */
64314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_NAME		"PCIe SLOT"
64414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_VIRT	0xa0000000
64514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
64614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xc0000000
64714aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xc20000000ull
64814aa71e6SLi Yang #else
64914aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_BUS	0xa0000000
65014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_PHYS	0xa0000000
65114aa71e6SLi Yang #endif
65214aa71e6SLi Yang #define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */
65314aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_VIRT	0xffc10000
65414aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_BUS		0x00000000
65514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
65614aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xfffc10000ull
65714aa71e6SLi Yang #else
65814aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_PHYS	0xffc10000
65914aa71e6SLi Yang #endif
66014aa71e6SLi Yang #define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */
66114aa71e6SLi Yang 
66214aa71e6SLi Yang /* controller 1, Slot 2, tgtid 1, Base address a000 */
66314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_NAME		"mini PCIe SLOT"
66414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
66514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
66614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
66714aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
66814aa71e6SLi Yang #else
66914aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
67014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
67114aa71e6SLi Yang #endif
67214aa71e6SLi Yang #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
67314aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
67414aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
67514aa71e6SLi Yang #ifdef CONFIG_PHYS_64BIT
67614aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
67714aa71e6SLi Yang #else
67814aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_PHYS	0xffc00000
67914aa71e6SLi Yang #endif
68014aa71e6SLi Yang #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
68114aa71e6SLi Yang 
68214aa71e6SLi Yang #define CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */
68314aa71e6SLi Yang #endif /* CONFIG_PCI */
68414aa71e6SLi Yang 
68514aa71e6SLi Yang #if defined(CONFIG_TSEC_ENET)
68614aa71e6SLi Yang #define CONFIG_MII		/* MII PHY management */
68714aa71e6SLi Yang #define CONFIG_TSEC1
68814aa71e6SLi Yang #define CONFIG_TSEC1_NAME	"eTSEC1"
68914aa71e6SLi Yang #define CONFIG_TSEC2
69014aa71e6SLi Yang #define CONFIG_TSEC2_NAME	"eTSEC2"
69114aa71e6SLi Yang #define CONFIG_TSEC3
69214aa71e6SLi Yang #define CONFIG_TSEC3_NAME	"eTSEC3"
69314aa71e6SLi Yang 
69414aa71e6SLi Yang #define TSEC1_PHY_ADDR	2
69514aa71e6SLi Yang #define TSEC2_PHY_ADDR	0
69614aa71e6SLi Yang #define TSEC3_PHY_ADDR	1
69714aa71e6SLi Yang 
69814aa71e6SLi Yang #define TSEC1_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
69914aa71e6SLi Yang #define TSEC2_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
70014aa71e6SLi Yang #define TSEC3_FLAGS	(TSEC_GIGABIT | TSEC_REDUCED)
70114aa71e6SLi Yang 
70214aa71e6SLi Yang #define TSEC1_PHYIDX	0
70314aa71e6SLi Yang #define TSEC2_PHYIDX	0
70414aa71e6SLi Yang #define TSEC3_PHYIDX	0
70514aa71e6SLi Yang 
70614aa71e6SLi Yang #define CONFIG_ETHPRIME	"eTSEC1"
70714aa71e6SLi Yang 
70814aa71e6SLi Yang #define CONFIG_HAS_ETH0
70914aa71e6SLi Yang #define CONFIG_HAS_ETH1
71014aa71e6SLi Yang #define CONFIG_HAS_ETH2
71114aa71e6SLi Yang #endif /* CONFIG_TSEC_ENET */
71214aa71e6SLi Yang 
71314aa71e6SLi Yang #ifdef CONFIG_QE
71414aa71e6SLi Yang /* QE microcode/firmware address */
715f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
716dcf1d774SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR	0xefec0000
717f2717b47STimur Tabi #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
71814aa71e6SLi Yang #endif /* CONFIG_QE */
71914aa71e6SLi Yang 
720b0c98b4bSYork Sun #ifdef CONFIG_TARGET_P1025RDB
72114aa71e6SLi Yang /*
72214aa71e6SLi Yang  * QE UEC ethernet configuration
72314aa71e6SLi Yang  */
72414aa71e6SLi Yang #define CONFIG_MIIM_ADDRESS	(CONFIG_SYS_CCSRBAR + 0x82120)
72514aa71e6SLi Yang 
72614aa71e6SLi Yang #undef CONFIG_UEC_ETH
72714aa71e6SLi Yang #define CONFIG_PHY_MODE_NEED_CHANGE
72814aa71e6SLi Yang 
72914aa71e6SLi Yang #define CONFIG_UEC_ETH1	/* ETH1 */
73014aa71e6SLi Yang #define CONFIG_HAS_ETH0
73114aa71e6SLi Yang 
73214aa71e6SLi Yang #ifdef CONFIG_UEC_ETH1
73314aa71e6SLi Yang #define CONFIG_SYS_UEC1_UCC_NUM	0	/* UCC1 */
73414aa71e6SLi Yang #define CONFIG_SYS_UEC1_RX_CLK	QE_CLK12 /* CLK12 for MII */
73514aa71e6SLi Yang #define CONFIG_SYS_UEC1_TX_CLK	QE_CLK9 /* CLK9 for MII */
73614aa71e6SLi Yang #define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH
73714aa71e6SLi Yang #define CONFIG_SYS_UEC1_PHY_ADDR	0x0	/* 0x0 for MII */
73814aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
73914aa71e6SLi Yang #define CONFIG_SYS_UEC1_INTERFACE_SPEED	100
74014aa71e6SLi Yang #endif /* CONFIG_UEC_ETH1 */
74114aa71e6SLi Yang 
74214aa71e6SLi Yang #define CONFIG_UEC_ETH5	/* ETH5 */
74314aa71e6SLi Yang #define CONFIG_HAS_ETH1
74414aa71e6SLi Yang 
74514aa71e6SLi Yang #ifdef CONFIG_UEC_ETH5
74614aa71e6SLi Yang #define CONFIG_SYS_UEC5_UCC_NUM	4	/* UCC5 */
74714aa71e6SLi Yang #define CONFIG_SYS_UEC5_RX_CLK	QE_CLK_NONE
74814aa71e6SLi Yang #define CONFIG_SYS_UEC5_TX_CLK	QE_CLK13 /* CLK 13 for RMII */
74914aa71e6SLi Yang #define CONFIG_SYS_UEC5_ETH_TYPE	FAST_ETH
75014aa71e6SLi Yang #define CONFIG_SYS_UEC5_PHY_ADDR	0x3	/* 0x3 for RMII */
75114aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
75214aa71e6SLi Yang #define CONFIG_SYS_UEC5_INTERFACE_SPEED	100
75314aa71e6SLi Yang #endif /* CONFIG_UEC_ETH5 */
754b0c98b4bSYork Sun #endif /* CONFIG_TARGET_P1025RDB */
75514aa71e6SLi Yang 
75614aa71e6SLi Yang /*
75714aa71e6SLi Yang  * Environment
75814aa71e6SLi Yang  */
759d34e5624SYing Zhang #ifdef CONFIG_SPIFLASH
76014aa71e6SLi Yang #define CONFIG_ENV_SPI_BUS	0
76114aa71e6SLi Yang #define CONFIG_ENV_SPI_CS	0
76214aa71e6SLi Yang #define CONFIG_ENV_SPI_MAX_HZ	10000000
76314aa71e6SLi Yang #define CONFIG_ENV_SPI_MODE	0
76414aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000	/* 8KB */
76514aa71e6SLi Yang #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
76614aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x10000
7673e6e6983SYing Zhang #elif defined(CONFIG_SDCARD)
7684394d0c2SFabio Estevam #define CONFIG_FSL_FIXED_MMC_LOCATION
76914aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
77014aa71e6SLi Yang #define CONFIG_SYS_MMC_ENV_DEV	0
771a796e72cSScott Wood #elif defined(CONFIG_NAND)
77262c6ef33SYing Zhang #ifdef CONFIG_TPL_BUILD
77362c6ef33SYing Zhang #define CONFIG_ENV_SIZE		0x2000
77462c6ef33SYing Zhang #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
77562c6ef33SYing Zhang #else
77614aa71e6SLi Yang #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
77762c6ef33SYing Zhang #endif
77862c6ef33SYing Zhang #define CONFIG_ENV_OFFSET	(1024 * 1024)
77914aa71e6SLi Yang #define CONFIG_ENV_RANGE	(3 * CONFIG_ENV_SIZE)
780a796e72cSScott Wood #elif defined(CONFIG_SYS_RAMBOOT)
78114aa71e6SLi Yang #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)
78214aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
78314aa71e6SLi Yang #else
78414aa71e6SLi Yang #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
78514aa71e6SLi Yang #define CONFIG_ENV_SIZE		0x2000
78614aa71e6SLi Yang #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
78714aa71e6SLi Yang #endif
78814aa71e6SLi Yang 
78914aa71e6SLi Yang #define CONFIG_LOADS_ECHO		/* echo on for serial download */
79014aa71e6SLi Yang #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
79114aa71e6SLi Yang 
79214aa71e6SLi Yang /*
79314aa71e6SLi Yang  * USB
79414aa71e6SLi Yang  */
79514aa71e6SLi Yang #define CONFIG_HAS_FSL_DR_USB
79614aa71e6SLi Yang 
79714aa71e6SLi Yang #if defined(CONFIG_HAS_FSL_DR_USB)
798*8850c5d5STom Rini #ifdef CONFIG_USB_EHCI_HCD
79914aa71e6SLi Yang #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
80014aa71e6SLi Yang #define CONFIG_USB_EHCI_FSL
80114aa71e6SLi Yang #endif
80214aa71e6SLi Yang #endif
80314aa71e6SLi Yang 
804f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020RDB_PD)
80580ba6a6fSramneek mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT	1
80680ba6a6fSramneek mehresh #endif
80780ba6a6fSramneek mehresh 
80814aa71e6SLi Yang #ifdef CONFIG_MMC
80914aa71e6SLi Yang #define CONFIG_FSL_ESDHC
81014aa71e6SLi Yang #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR
81114aa71e6SLi Yang #endif
81214aa71e6SLi Yang 
81314aa71e6SLi Yang #undef CONFIG_WATCHDOG	/* watchdog disabled */
81414aa71e6SLi Yang 
81514aa71e6SLi Yang /*
81614aa71e6SLi Yang  * Miscellaneous configurable options
81714aa71e6SLi Yang  */
81814aa71e6SLi Yang #define CONFIG_SYS_LONGHELP			/* undef to save memory */
81914aa71e6SLi Yang #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
82014aa71e6SLi Yang #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
82114aa71e6SLi Yang 
82214aa71e6SLi Yang /*
82314aa71e6SLi Yang  * For booting Linux, the board info and command line data
82414aa71e6SLi Yang  * have to be in the first 64 MB of memory, since this is
82514aa71e6SLi Yang  * the maximum mapped by the Linux kernel during initialization.
82614aa71e6SLi Yang  */
82714aa71e6SLi Yang #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux*/
82814aa71e6SLi Yang #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
82914aa71e6SLi Yang 
83014aa71e6SLi Yang #if defined(CONFIG_CMD_KGDB)
83114aa71e6SLi Yang #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
83214aa71e6SLi Yang #endif
83314aa71e6SLi Yang 
83414aa71e6SLi Yang /*
83514aa71e6SLi Yang  * Environment Configuration
83614aa71e6SLi Yang  */
83714aa71e6SLi Yang #define CONFIG_HOSTNAME		unknown
8388b3637c6SJoe Hershberger #define CONFIG_ROOTPATH		"/opt/nfsroot"
839b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"uImage"
84014aa71e6SLi Yang #define CONFIG_UBOOTPATH	u-boot.bin /* U-Boot image on TFTP server */
84114aa71e6SLi Yang 
84214aa71e6SLi Yang /* default location for tftp and bootm */
84314aa71e6SLi Yang #define CONFIG_LOADADDR	1000000
84414aa71e6SLi Yang 
84514aa71e6SLi Yang #ifdef __SW_BOOT_NOR
84614aa71e6SLi Yang #define __NOR_RST_CMD	\
84714aa71e6SLi Yang norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
84814aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
84914aa71e6SLi Yang #endif
85014aa71e6SLi Yang #ifdef __SW_BOOT_SPI
85114aa71e6SLi Yang #define __SPI_RST_CMD	\
85214aa71e6SLi Yang spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
85314aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
85414aa71e6SLi Yang #endif
85514aa71e6SLi Yang #ifdef __SW_BOOT_SD
85614aa71e6SLi Yang #define __SD_RST_CMD	\
85714aa71e6SLi Yang sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
85814aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
85914aa71e6SLi Yang #endif
86014aa71e6SLi Yang #ifdef __SW_BOOT_NAND
86114aa71e6SLi Yang #define __NAND_RST_CMD	\
86214aa71e6SLi Yang nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
86314aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
86414aa71e6SLi Yang #endif
86514aa71e6SLi Yang #ifdef __SW_BOOT_PCIE
86614aa71e6SLi Yang #define __PCIE_RST_CMD	\
86714aa71e6SLi Yang pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
86814aa71e6SLi Yang i2c mw 18 3 __SW_BOOT_MASK 1; reset
86914aa71e6SLi Yang #endif
87014aa71e6SLi Yang 
87114aa71e6SLi Yang #define	CONFIG_EXTRA_ENV_SETTINGS	\
87214aa71e6SLi Yang "netdev=eth0\0"	\
8735368c55dSMarek Vasut "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"	\
87414aa71e6SLi Yang "loadaddr=1000000\0"	\
87514aa71e6SLi Yang "bootfile=uImage\0"	\
87614aa71e6SLi Yang "tftpflash=tftpboot $loadaddr $uboot; "	\
8775368c55dSMarek Vasut 	"protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
8785368c55dSMarek Vasut 	"erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
8795368c55dSMarek Vasut 	"cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
8805368c55dSMarek Vasut 	"protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; "	\
8815368c55dSMarek Vasut 	"cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
88214aa71e6SLi Yang "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"    \
88314aa71e6SLi Yang "consoledev=ttyS0\0"	\
88414aa71e6SLi Yang "ramdiskaddr=2000000\0"	\
88514aa71e6SLi Yang "ramdiskfile=rootfs.ext2.gz.uboot\0"	\
886b24a4f62SScott Wood "fdtaddr=1e00000\0"	\
88714aa71e6SLi Yang "bdev=sda1\0" \
88814aa71e6SLi Yang "jffs2nor=mtdblock3\0"	\
88914aa71e6SLi Yang "norbootaddr=ef080000\0"	\
89014aa71e6SLi Yang "norfdtaddr=ef040000\0"	\
89114aa71e6SLi Yang "jffs2nand=mtdblock9\0"	\
89214aa71e6SLi Yang "nandbootaddr=100000\0"	\
89314aa71e6SLi Yang "nandfdtaddr=80000\0"		\
89414aa71e6SLi Yang "ramdisk_size=120000\0"	\
89514aa71e6SLi Yang "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
89614aa71e6SLi Yang "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
8975368c55dSMarek Vasut __stringify(__NOR_RST_CMD)"\0" \
8985368c55dSMarek Vasut __stringify(__SPI_RST_CMD)"\0" \
8995368c55dSMarek Vasut __stringify(__SD_RST_CMD)"\0" \
9005368c55dSMarek Vasut __stringify(__NAND_RST_CMD)"\0" \
9015368c55dSMarek Vasut __stringify(__PCIE_RST_CMD)"\0"
90214aa71e6SLi Yang 
90314aa71e6SLi Yang #define CONFIG_NFSBOOTCOMMAND	\
90414aa71e6SLi Yang "setenv bootargs root=/dev/nfs rw "	\
90514aa71e6SLi Yang "nfsroot=$serverip:$rootpath "	\
90614aa71e6SLi Yang "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
90714aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
90814aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
90914aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
91014aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
91114aa71e6SLi Yang 
91214aa71e6SLi Yang #define CONFIG_HDBOOT	\
91314aa71e6SLi Yang "setenv bootargs root=/dev/$bdev rw rootdelay=30 "	\
91414aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs;" \
91514aa71e6SLi Yang "usb start;"	\
91614aa71e6SLi Yang "ext2load usb 0:1 $loadaddr /boot/$bootfile;"	\
91714aa71e6SLi Yang "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"	\
91814aa71e6SLi Yang "bootm $loadaddr - $fdtaddr"
91914aa71e6SLi Yang 
92014aa71e6SLi Yang #define CONFIG_USB_FAT_BOOT	\
92114aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
92214aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
92314aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
92414aa71e6SLi Yang "usb start;"	\
92514aa71e6SLi Yang "fatload usb 0:2 $loadaddr $bootfile;"	\
92614aa71e6SLi Yang "fatload usb 0:2 $fdtaddr $fdtfile;"	\
92714aa71e6SLi Yang "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"	\
92814aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
92914aa71e6SLi Yang 
93014aa71e6SLi Yang #define CONFIG_USB_EXT2_BOOT	\
93114aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
93214aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
93314aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
93414aa71e6SLi Yang "usb start;"	\
93514aa71e6SLi Yang "ext2load usb 0:4 $loadaddr $bootfile;"	\
93614aa71e6SLi Yang "ext2load usb 0:4 $fdtaddr $fdtfile;" \
93714aa71e6SLi Yang "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
93814aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
93914aa71e6SLi Yang 
94014aa71e6SLi Yang #define CONFIG_NORBOOT	\
94114aa71e6SLi Yang "setenv bootargs root=/dev/$jffs2nor rw "	\
94214aa71e6SLi Yang "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"	\
94314aa71e6SLi Yang "bootm $norbootaddr - $norfdtaddr"
94414aa71e6SLi Yang 
94514aa71e6SLi Yang #define CONFIG_RAMBOOTCOMMAND	\
94614aa71e6SLi Yang "setenv bootargs root=/dev/ram rw "	\
94714aa71e6SLi Yang "console=$consoledev,$baudrate $othbootargs " \
94814aa71e6SLi Yang "ramdisk_size=$ramdisk_size;"	\
94914aa71e6SLi Yang "tftp $ramdiskaddr $ramdiskfile;"	\
95014aa71e6SLi Yang "tftp $loadaddr $bootfile;"	\
95114aa71e6SLi Yang "tftp $fdtaddr $fdtfile;"	\
95214aa71e6SLi Yang "bootm $loadaddr $ramdiskaddr $fdtaddr"
95314aa71e6SLi Yang 
95414aa71e6SLi Yang #define CONFIG_BOOTCOMMAND	CONFIG_HDBOOT
95514aa71e6SLi Yang 
95614aa71e6SLi Yang #endif /* __CONFIG_H */
957