17379f45aSDirk Behme /* 27379f45aSDirk Behme * (C) Copyright 2006-2008 37379f45aSDirk Behme * Texas Instruments. 47379f45aSDirk Behme * Richard Woodruff <r-woodruff2@ti.com> 57379f45aSDirk Behme * Syed Mohammed Khasim <x0khasim@ti.com> 67379f45aSDirk Behme * Nishanth Menon <nm@ti.com> 77379f45aSDirk Behme * 87379f45aSDirk Behme * Configuration settings for the TI OMAP3430 Zoom MDK board. 97379f45aSDirk Behme * 107379f45aSDirk Behme * See file CREDITS for list of people who contributed to this 117379f45aSDirk Behme * project. 127379f45aSDirk Behme * 137379f45aSDirk Behme * This program is free software; you can redistribute it and/or 147379f45aSDirk Behme * modify it under the terms of the GNU General Public License as 157379f45aSDirk Behme * published by the Free Software Foundation; either version 2 of 167379f45aSDirk Behme * the License, or (at your option) any later version. 177379f45aSDirk Behme * 187379f45aSDirk Behme * This program is distributed in the hope that it will be useful, 197379f45aSDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 207379f45aSDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 217379f45aSDirk Behme * GNU General Public License for more details. 227379f45aSDirk Behme * 237379f45aSDirk Behme * You should have received a copy of the GNU General Public License 247379f45aSDirk Behme * along with this program; if not, write to the Free Software 257379f45aSDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 267379f45aSDirk Behme * MA 02111-1307 USA 277379f45aSDirk Behme */ 287379f45aSDirk Behme 297379f45aSDirk Behme #ifndef __CONFIG_H 307379f45aSDirk Behme #define __CONFIG_H 317379f45aSDirk Behme 327379f45aSDirk Behme /* 337379f45aSDirk Behme * High Level Configuration Options 347379f45aSDirk Behme */ 35*f56348afSSteve Sakoman #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */ 367379f45aSDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 377379f45aSDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 387379f45aSDirk Behme #define CONFIG_OMAP3430 1 /* which is in a 3430 */ 397379f45aSDirk Behme #define CONFIG_OMAP3_ZOOM1 1 /* working with Zoom MDK Rev1 */ 407379f45aSDirk Behme 41cae377b5SVaibhav Hiremath #define CONFIG_SDRC /* The chip has SDRC controller */ 42cae377b5SVaibhav Hiremath 437379f45aSDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 447379f45aSDirk Behme #include <asm/arch/omap3.h> 457379f45aSDirk Behme 466a6b62e3SSanjeev Premi /* 476a6b62e3SSanjeev Premi * Display CPU and Board information 486a6b62e3SSanjeev Premi */ 496a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 506a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 516a6b62e3SSanjeev Premi 527379f45aSDirk Behme /* Clock Defines */ 537379f45aSDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 547379f45aSDirk Behme #define V_SCLK (V_OSCK >> 1) 557379f45aSDirk Behme 567379f45aSDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 577379f45aSDirk Behme #define CONFIG_MISC_INIT_R 587379f45aSDirk Behme 597379f45aSDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 607379f45aSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 617379f45aSDirk Behme #define CONFIG_INITRD_TAG 1 627379f45aSDirk Behme #define CONFIG_REVISION_TAG 1 637379f45aSDirk Behme 647379f45aSDirk Behme /* 657379f45aSDirk Behme * Size of malloc() pool 667379f45aSDirk Behme */ 679c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 687379f45aSDirk Behme /* Sector */ 699c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 707379f45aSDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */ 717379f45aSDirk Behme /* initial data */ 727379f45aSDirk Behme 737379f45aSDirk Behme /* 747379f45aSDirk Behme * Hardware drivers 757379f45aSDirk Behme */ 767379f45aSDirk Behme 777379f45aSDirk Behme /* 787379f45aSDirk Behme * NS16550 Configuration 797379f45aSDirk Behme */ 807379f45aSDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 817379f45aSDirk Behme 827379f45aSDirk Behme #define CONFIG_SYS_NS16550 837379f45aSDirk Behme #define CONFIG_SYS_NS16550_SERIAL 847379f45aSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 857379f45aSDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 867379f45aSDirk Behme 877379f45aSDirk Behme /* 887379f45aSDirk Behme * select serial console configuration 897379f45aSDirk Behme */ 907379f45aSDirk Behme #define CONFIG_CONS_INDEX 3 917379f45aSDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 927379f45aSDirk Behme #define CONFIG_SERIAL3 3 /* UART3 */ 937379f45aSDirk Behme 947379f45aSDirk Behme /* allow to overwrite serial and ethaddr */ 957379f45aSDirk Behme #define CONFIG_ENV_OVERWRITE 967379f45aSDirk Behme #define CONFIG_BAUDRATE 115200 977379f45aSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 987379f45aSDirk Behme 115200} 997379f45aSDirk Behme #define CONFIG_MMC 1 1007379f45aSDirk Behme #define CONFIG_OMAP3_MMC 1 1017379f45aSDirk Behme #define CONFIG_DOS_PARTITION 1 1027379f45aSDirk Behme 10330563a04SNishanth Menon /* DDR - I use Micron DDR */ 10430563a04SNishanth Menon #define CONFIG_OMAP3_MICRON_DDR 1 10530563a04SNishanth Menon 10605be5a60STom Rix /* USB */ 10705be5a60STom Rix #define CONFIG_MUSB_UDC 1 10805be5a60STom Rix #define CONFIG_USB_OMAP3 1 10905be5a60STom Rix #define CONFIG_TWL4030_USB 1 11005be5a60STom Rix 11105be5a60STom Rix /* USB device configuration */ 11205be5a60STom Rix #define CONFIG_USB_DEVICE 1 11305be5a60STom Rix #define CONFIG_USB_TTY 1 11405be5a60STom Rix #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 11505be5a60STom Rix /* Change these to suit your needs */ 11605be5a60STom Rix #define CONFIG_USBD_VENDORID 0x0451 11705be5a60STom Rix #define CONFIG_USBD_PRODUCTID 0x5678 11805be5a60STom Rix #define CONFIG_USBD_MANUFACTURER "Texas Instruments" 11905be5a60STom Rix #define CONFIG_USBD_PRODUCT_NAME "Zoom1" 12005be5a60STom Rix 1217379f45aSDirk Behme /* commands to include */ 1227379f45aSDirk Behme #include <config_cmd_default.h> 1237379f45aSDirk Behme 1247379f45aSDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 1257379f45aSDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 1267379f45aSDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 1277379f45aSDirk Behme 1287379f45aSDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 1297379f45aSDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 1307379f45aSDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 131e7deec1bSNishanth Menon #define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */ 1327379f45aSDirk Behme 1337379f45aSDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 1347379f45aSDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1357379f45aSDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 1367379f45aSDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 1377379f45aSDirk Behme #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1387379f45aSDirk Behme #undef CONFIG_CMD_NFS /* NFS support */ 1397379f45aSDirk Behme 1407379f45aSDirk Behme #define CONFIG_SYS_NO_FLASH 1410297ec7eSTom Rix #define CONFIG_HARD_I2C 1 1427379f45aSDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 1437379f45aSDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 1447379f45aSDirk Behme #define CONFIG_SYS_I2C_BUS 0 1457379f45aSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 1467379f45aSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 1477379f45aSDirk Behme 1487379f45aSDirk Behme /* 149cd782635STom Rix * TWL4030 150cd782635STom Rix */ 151cd782635STom Rix #define CONFIG_TWL4030_POWER 1 1522c155130STom Rix #define CONFIG_TWL4030_LED 1 153cd782635STom Rix 154cd782635STom Rix /* 1557379f45aSDirk Behme * Board NAND Info. 1567379f45aSDirk Behme */ 1577379f45aSDirk Behme #define CONFIG_NAND_OMAP_GPMC 1587379f45aSDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1597379f45aSDirk Behme /* to access nand */ 1607379f45aSDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1617379f45aSDirk Behme /* to access nand at */ 1627379f45aSDirk Behme /* CS0 */ 1637379f45aSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1647379f45aSDirk Behme 1657379f45aSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1667379f45aSDirk Behme /* devices */ 1677379f45aSDirk Behme #define CONFIG_JFFS2_NAND 1687379f45aSDirk Behme /* nand device jffs2 lives on */ 1697379f45aSDirk Behme #define CONFIG_JFFS2_DEV "nand0" 1707379f45aSDirk Behme /* start of jffs2 partition */ 1717379f45aSDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 1727379f45aSDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 1737379f45aSDirk Behme /* partition */ 1747379f45aSDirk Behme 1757379f45aSDirk Behme /* Environment information */ 1767379f45aSDirk Behme #define CONFIG_BOOTDELAY 10 1777379f45aSDirk Behme 1787379f45aSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 1797379f45aSDirk Behme "loadaddr=0x82000000\0" \ 18005be5a60STom Rix "usbtty=cdc_acm\0" \ 1817379f45aSDirk Behme "console=ttyS2,115200n8\0" \ 1827379f45aSDirk Behme "videomode=1024x768@60,vxres=1024,vyres=768\0" \ 1837379f45aSDirk Behme "videospec=omapfb:vram:2M,vram:4M\0" \ 1847379f45aSDirk Behme "mmcargs=setenv bootargs console=${console} " \ 1857379f45aSDirk Behme "video=${videospec},mode:${videomode} " \ 1867379f45aSDirk Behme "root=/dev/mmcblk0p2 rw " \ 1877379f45aSDirk Behme "rootfstype=ext3 rootwait\0" \ 1887379f45aSDirk Behme "nandargs=setenv bootargs console=${console} " \ 1897379f45aSDirk Behme "video=${videospec},mode:${videomode} " \ 1907379f45aSDirk Behme "root=/dev/mtdblock4 rw " \ 1917379f45aSDirk Behme "rootfstype=jffs2\0" \ 1927379f45aSDirk Behme "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 1937379f45aSDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 19474de7aefSWolfgang Denk "source ${loadaddr}\0" \ 1957379f45aSDirk Behme "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 1967379f45aSDirk Behme "mmcboot=echo Booting from mmc ...; " \ 1977379f45aSDirk Behme "run mmcargs; " \ 1987379f45aSDirk Behme "bootm ${loadaddr}\0" \ 1997379f45aSDirk Behme "nandboot=echo Booting from nand ...; " \ 2007379f45aSDirk Behme "run nandargs; " \ 2017379f45aSDirk Behme "nand read ${loadaddr} 280000 400000; " \ 2027379f45aSDirk Behme "bootm ${loadaddr}\0" \ 2037379f45aSDirk Behme 2047379f45aSDirk Behme #define CONFIG_BOOTCOMMAND \ 2057379f45aSDirk Behme "if mmc init; then " \ 2067379f45aSDirk Behme "if run loadbootscript; then " \ 2077379f45aSDirk Behme "run bootscript; " \ 2087379f45aSDirk Behme "else " \ 2097379f45aSDirk Behme "if run loaduimage; then " \ 2107379f45aSDirk Behme "run mmcboot; " \ 2117379f45aSDirk Behme "else run nandboot; " \ 2127379f45aSDirk Behme "fi; " \ 2137379f45aSDirk Behme "fi; " \ 2147379f45aSDirk Behme "else run nandboot; fi" 2157379f45aSDirk Behme 2167379f45aSDirk Behme #define CONFIG_AUTO_COMPLETE 1 2177379f45aSDirk Behme /* 2187379f45aSDirk Behme * Miscellaneous configurable options 2197379f45aSDirk Behme */ 2207379f45aSDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2217379f45aSDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 2227379f45aSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 2231270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT "OMAP3 Zoom1 # " 2247379f45aSDirk Behme #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 2257379f45aSDirk Behme /* Print Buffer Size */ 2267379f45aSDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2277379f45aSDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 2287379f45aSDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 2297379f45aSDirk Behme /* Boot Argument Buffer Size */ 2307379f45aSDirk Behme #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 2317379f45aSDirk Behme 2327379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */ 2337379f45aSDirk Behme /* works on */ 2347379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 2357379f45aSDirk Behme 0x01F00000) /* 31MB */ 2367379f45aSDirk Behme 2377379f45aSDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 2387379f45aSDirk Behme /* load address */ 2397379f45aSDirk Behme 2407379f45aSDirk Behme /* 241d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 242d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 243d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 2447379f45aSDirk Behme */ 245d3a513c2SManikandan Pillai #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 246d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 247d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ 1000 2487379f45aSDirk Behme 2497379f45aSDirk Behme /*----------------------------------------------------------------------- 2507379f45aSDirk Behme * Stack sizes 2517379f45aSDirk Behme * 2527379f45aSDirk Behme * The stack sizes are set up in start.S using the settings below 2537379f45aSDirk Behme */ 2549c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */ 2557379f45aSDirk Behme #ifdef CONFIG_USE_IRQ 2569c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */ 2579c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */ 2587379f45aSDirk Behme #endif 2597379f45aSDirk Behme 2607379f45aSDirk Behme /*----------------------------------------------------------------------- 2617379f45aSDirk Behme * Physical Memory Map 2627379f45aSDirk Behme */ 2637379f45aSDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2647379f45aSDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2659c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */ 2667379f45aSDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2677379f45aSDirk Behme 2687379f45aSDirk Behme /* SDRAM Bank Allocation method */ 2697379f45aSDirk Behme #define SDRC_R_B_C 1 2707379f45aSDirk Behme 2717379f45aSDirk Behme /*----------------------------------------------------------------------- 2727379f45aSDirk Behme * FLASH and environment organization 2737379f45aSDirk Behme */ 2747379f45aSDirk Behme 2757379f45aSDirk Behme /* **** PISMO SUPPORT *** */ 2767379f45aSDirk Behme 2777379f45aSDirk Behme /* Configure the PISMO */ 2787379f45aSDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 2797379f45aSDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 2807379f45aSDirk Behme 2817379f45aSDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */ 2827379f45aSDirk Behme /* one chip */ 2837379f45aSDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 2849c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 2857379f45aSDirk Behme 2867379f45aSDirk Behme #define CONFIG_SYS_FLASH_BASE boot_flash_base 2877379f45aSDirk Behme 2887379f45aSDirk Behme /* Monitor at start of flash */ 2897379f45aSDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 2907379f45aSDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 2917379f45aSDirk Behme 2927379f45aSDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 2937379f45aSDirk Behme #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 2947379f45aSDirk Behme #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 2957379f45aSDirk Behme 2967379f45aSDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec 2977379f45aSDirk Behme #define CONFIG_ENV_OFFSET boot_flash_off 2987379f45aSDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 2997379f45aSDirk Behme 3007379f45aSDirk Behme /*----------------------------------------------------------------------- 3017379f45aSDirk Behme * CFI FLASH driver setup 3027379f45aSDirk Behme */ 3037379f45aSDirk Behme /* timeout values are in ticks */ 3047379f45aSDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 3057379f45aSDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 3067379f45aSDirk Behme 3077379f45aSDirk Behme /* Flash banks JFFS2 should use */ 3087379f45aSDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 3097379f45aSDirk Behme CONFIG_SYS_MAX_NAND_DEVICE) 3107379f45aSDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND 3117379f45aSDirk Behme /* use flash_info[2] */ 3127379f45aSDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 3137379f45aSDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS 1 3147379f45aSDirk Behme 3157379f45aSDirk Behme #ifndef __ASSEMBLY__ 3167379f45aSDirk Behme extern unsigned int boot_flash_base; 3177379f45aSDirk Behme extern volatile unsigned int boot_flash_env_addr; 3187379f45aSDirk Behme extern unsigned int boot_flash_off; 3197379f45aSDirk Behme extern unsigned int boot_flash_sec; 3207379f45aSDirk Behme extern unsigned int boot_flash_type; 3217379f45aSDirk Behme #endif 3227379f45aSDirk Behme 3237379f45aSDirk Behme #endif /* __CONFIG_H */ 324