17379f45aSDirk Behme /* 27379f45aSDirk Behme * (C) Copyright 2006-2008 37379f45aSDirk Behme * Texas Instruments. 47379f45aSDirk Behme * Richard Woodruff <r-woodruff2@ti.com> 57379f45aSDirk Behme * Syed Mohammed Khasim <x0khasim@ti.com> 67379f45aSDirk Behme * Nishanth Menon <nm@ti.com> 77379f45aSDirk Behme * 87379f45aSDirk Behme * Configuration settings for the TI OMAP3430 Zoom MDK board. 97379f45aSDirk Behme * 107379f45aSDirk Behme * See file CREDITS for list of people who contributed to this 117379f45aSDirk Behme * project. 127379f45aSDirk Behme * 137379f45aSDirk Behme * This program is free software; you can redistribute it and/or 147379f45aSDirk Behme * modify it under the terms of the GNU General Public License as 157379f45aSDirk Behme * published by the Free Software Foundation; either version 2 of 167379f45aSDirk Behme * the License, or (at your option) any later version. 177379f45aSDirk Behme * 187379f45aSDirk Behme * This program is distributed in the hope that it will be useful, 197379f45aSDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 207379f45aSDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 217379f45aSDirk Behme * GNU General Public License for more details. 227379f45aSDirk Behme * 237379f45aSDirk Behme * You should have received a copy of the GNU General Public License 247379f45aSDirk Behme * along with this program; if not, write to the Free Software 257379f45aSDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 267379f45aSDirk Behme * MA 02111-1307 USA 277379f45aSDirk Behme */ 287379f45aSDirk Behme 297379f45aSDirk Behme #ifndef __CONFIG_H 307379f45aSDirk Behme #define __CONFIG_H 317379f45aSDirk Behme #include <asm/sizes.h> 327379f45aSDirk Behme 337379f45aSDirk Behme /* 347379f45aSDirk Behme * High Level Configuration Options 357379f45aSDirk Behme */ 367379f45aSDirk Behme #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */ 377379f45aSDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 387379f45aSDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 397379f45aSDirk Behme #define CONFIG_OMAP3430 1 /* which is in a 3430 */ 407379f45aSDirk Behme #define CONFIG_OMAP3_ZOOM1 1 /* working with Zoom MDK Rev1 */ 417379f45aSDirk Behme 427379f45aSDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 437379f45aSDirk Behme #include <asm/arch/omap3.h> 447379f45aSDirk Behme 457379f45aSDirk Behme /* Clock Defines */ 467379f45aSDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 477379f45aSDirk Behme #define V_SCLK (V_OSCK >> 1) 487379f45aSDirk Behme 497379f45aSDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 507379f45aSDirk Behme #define CONFIG_MISC_INIT_R 517379f45aSDirk Behme 527379f45aSDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 537379f45aSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 547379f45aSDirk Behme #define CONFIG_INITRD_TAG 1 557379f45aSDirk Behme #define CONFIG_REVISION_TAG 1 567379f45aSDirk Behme 577379f45aSDirk Behme /* 587379f45aSDirk Behme * Size of malloc() pool 597379f45aSDirk Behme */ 607379f45aSDirk Behme #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */ 617379f45aSDirk Behme /* Sector */ 627379f45aSDirk Behme #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K) 637379f45aSDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */ 647379f45aSDirk Behme /* initial data */ 657379f45aSDirk Behme 667379f45aSDirk Behme /* 677379f45aSDirk Behme * Hardware drivers 687379f45aSDirk Behme */ 697379f45aSDirk Behme 707379f45aSDirk Behme /* 717379f45aSDirk Behme * NS16550 Configuration 727379f45aSDirk Behme */ 737379f45aSDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 747379f45aSDirk Behme 757379f45aSDirk Behme #define CONFIG_SYS_NS16550 767379f45aSDirk Behme #define CONFIG_SYS_NS16550_SERIAL 777379f45aSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 787379f45aSDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 797379f45aSDirk Behme 807379f45aSDirk Behme /* 817379f45aSDirk Behme * select serial console configuration 827379f45aSDirk Behme */ 837379f45aSDirk Behme #define CONFIG_CONS_INDEX 3 847379f45aSDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 857379f45aSDirk Behme #define CONFIG_SERIAL3 3 /* UART3 */ 867379f45aSDirk Behme 877379f45aSDirk Behme /* allow to overwrite serial and ethaddr */ 887379f45aSDirk Behme #define CONFIG_ENV_OVERWRITE 897379f45aSDirk Behme #define CONFIG_BAUDRATE 115200 907379f45aSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 917379f45aSDirk Behme 115200} 927379f45aSDirk Behme #define CONFIG_MMC 1 937379f45aSDirk Behme #define CONFIG_OMAP3_MMC 1 947379f45aSDirk Behme #define CONFIG_DOS_PARTITION 1 957379f45aSDirk Behme 967379f45aSDirk Behme /* commands to include */ 977379f45aSDirk Behme #include <config_cmd_default.h> 987379f45aSDirk Behme 997379f45aSDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 1007379f45aSDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 1017379f45aSDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 1027379f45aSDirk Behme 1037379f45aSDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 1047379f45aSDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 1057379f45aSDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 106*e7deec1bSNishanth Menon #define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */ 1077379f45aSDirk Behme 1087379f45aSDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 1097379f45aSDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1107379f45aSDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 1117379f45aSDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 1127379f45aSDirk Behme #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1137379f45aSDirk Behme #undef CONFIG_CMD_NFS /* NFS support */ 1147379f45aSDirk Behme 1157379f45aSDirk Behme #define CONFIG_SYS_NO_FLASH 1167379f45aSDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 1177379f45aSDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 1187379f45aSDirk Behme #define CONFIG_SYS_I2C_BUS 0 1197379f45aSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 1207379f45aSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 1217379f45aSDirk Behme 1227379f45aSDirk Behme /* 1237379f45aSDirk Behme * Board NAND Info. 1247379f45aSDirk Behme */ 1257379f45aSDirk Behme #define CONFIG_NAND_OMAP_GPMC 1267379f45aSDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1277379f45aSDirk Behme /* to access nand */ 1287379f45aSDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1297379f45aSDirk Behme /* to access nand at */ 1307379f45aSDirk Behme /* CS0 */ 1317379f45aSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1327379f45aSDirk Behme 1337379f45aSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1347379f45aSDirk Behme /* devices */ 1357379f45aSDirk Behme #define SECTORSIZE 512 1367379f45aSDirk Behme 1377379f45aSDirk Behme #define NAND_ALLOW_ERASE_ALL 1387379f45aSDirk Behme #define ADDR_COLUMN 1 1397379f45aSDirk Behme #define ADDR_PAGE 2 1407379f45aSDirk Behme #define ADDR_COLUMN_PAGE 3 1417379f45aSDirk Behme 1427379f45aSDirk Behme #define NAND_ChipID_UNKNOWN 0x00 1437379f45aSDirk Behme #define NAND_MAX_FLOORS 1 1447379f45aSDirk Behme #define NAND_MAX_CHIPS 1 1457379f45aSDirk Behme #define NAND_NO_RB 1 1467379f45aSDirk Behme #define CONFIG_SYS_NAND_WP 1477379f45aSDirk Behme 1487379f45aSDirk Behme #define CONFIG_JFFS2_NAND 1497379f45aSDirk Behme /* nand device jffs2 lives on */ 1507379f45aSDirk Behme #define CONFIG_JFFS2_DEV "nand0" 1517379f45aSDirk Behme /* start of jffs2 partition */ 1527379f45aSDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 1537379f45aSDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 1547379f45aSDirk Behme /* partition */ 1557379f45aSDirk Behme 1567379f45aSDirk Behme /* Environment information */ 1577379f45aSDirk Behme #define CONFIG_BOOTDELAY 10 1587379f45aSDirk Behme 1597379f45aSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 1607379f45aSDirk Behme "loadaddr=0x82000000\0" \ 1617379f45aSDirk Behme "console=ttyS2,115200n8\0" \ 1627379f45aSDirk Behme "videomode=1024x768@60,vxres=1024,vyres=768\0" \ 1637379f45aSDirk Behme "videospec=omapfb:vram:2M,vram:4M\0" \ 1647379f45aSDirk Behme "mmcargs=setenv bootargs console=${console} " \ 1657379f45aSDirk Behme "video=${videospec},mode:${videomode} " \ 1667379f45aSDirk Behme "root=/dev/mmcblk0p2 rw " \ 1677379f45aSDirk Behme "rootfstype=ext3 rootwait\0" \ 1687379f45aSDirk Behme "nandargs=setenv bootargs console=${console} " \ 1697379f45aSDirk Behme "video=${videospec},mode:${videomode} " \ 1707379f45aSDirk Behme "root=/dev/mtdblock4 rw " \ 1717379f45aSDirk Behme "rootfstype=jffs2\0" \ 1727379f45aSDirk Behme "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 1737379f45aSDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 1747379f45aSDirk Behme "autoscr ${loadaddr}\0" \ 1757379f45aSDirk Behme "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 1767379f45aSDirk Behme "mmcboot=echo Booting from mmc ...; " \ 1777379f45aSDirk Behme "run mmcargs; " \ 1787379f45aSDirk Behme "bootm ${loadaddr}\0" \ 1797379f45aSDirk Behme "nandboot=echo Booting from nand ...; " \ 1807379f45aSDirk Behme "run nandargs; " \ 1817379f45aSDirk Behme "nand read ${loadaddr} 280000 400000; " \ 1827379f45aSDirk Behme "bootm ${loadaddr}\0" \ 1837379f45aSDirk Behme 1847379f45aSDirk Behme #define CONFIG_BOOTCOMMAND \ 1857379f45aSDirk Behme "if mmcinit; then " \ 1867379f45aSDirk Behme "if run loadbootscript; then " \ 1877379f45aSDirk Behme "run bootscript; " \ 1887379f45aSDirk Behme "else " \ 1897379f45aSDirk Behme "if run loaduimage; then " \ 1907379f45aSDirk Behme "run mmcboot; " \ 1917379f45aSDirk Behme "else run nandboot; " \ 1927379f45aSDirk Behme "fi; " \ 1937379f45aSDirk Behme "fi; " \ 1947379f45aSDirk Behme "else run nandboot; fi" 1957379f45aSDirk Behme 1967379f45aSDirk Behme #define CONFIG_AUTO_COMPLETE 1 1977379f45aSDirk Behme /* 1987379f45aSDirk Behme * Miscellaneous configurable options 1997379f45aSDirk Behme */ 2007379f45aSDirk Behme #define V_PROMPT "OMAP3 Zoom1# " 2017379f45aSDirk Behme 2027379f45aSDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2037379f45aSDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 2047379f45aSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 2057379f45aSDirk Behme #define CONFIG_SYS_PROMPT V_PROMPT 2067379f45aSDirk Behme #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 2077379f45aSDirk Behme /* Print Buffer Size */ 2087379f45aSDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2097379f45aSDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 2107379f45aSDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 2117379f45aSDirk Behme /* Boot Argument Buffer Size */ 2127379f45aSDirk Behme #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 2137379f45aSDirk Behme 2147379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */ 2157379f45aSDirk Behme /* works on */ 2167379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 2177379f45aSDirk Behme 0x01F00000) /* 31MB */ 2187379f45aSDirk Behme 2197379f45aSDirk Behme #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */ 2207379f45aSDirk Behme 2217379f45aSDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 2227379f45aSDirk Behme /* load address */ 2237379f45aSDirk Behme 2247379f45aSDirk Behme /* 2257379f45aSDirk Behme * 2430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by 2267379f45aSDirk Behme * 32KHz clk, or from external sig. This rate is divided by a local divisor. 2277379f45aSDirk Behme */ 2287379f45aSDirk Behme #define V_PVT 7 2297379f45aSDirk Behme 2307379f45aSDirk Behme #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 2317379f45aSDirk Behme #define CONFIG_SYS_PVT V_PVT /* 2^(pvt+1) */ 2327379f45aSDirk Behme #define CONFIG_SYS_HZ ((V_SCLK) / (2 << CONFIG_SYS_PVT)) 2337379f45aSDirk Behme 2347379f45aSDirk Behme /*----------------------------------------------------------------------- 2357379f45aSDirk Behme * Stack sizes 2367379f45aSDirk Behme * 2377379f45aSDirk Behme * The stack sizes are set up in start.S using the settings below 2387379f45aSDirk Behme */ 2397379f45aSDirk Behme #define CONFIG_STACKSIZE SZ_128K /* regular stack */ 2407379f45aSDirk Behme #ifdef CONFIG_USE_IRQ 2417379f45aSDirk Behme #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */ 2427379f45aSDirk Behme #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */ 2437379f45aSDirk Behme #endif 2447379f45aSDirk Behme 2457379f45aSDirk Behme /*----------------------------------------------------------------------- 2467379f45aSDirk Behme * Physical Memory Map 2477379f45aSDirk Behme */ 2487379f45aSDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2497379f45aSDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2507379f45aSDirk Behme #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */ 2517379f45aSDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2527379f45aSDirk Behme 2537379f45aSDirk Behme /* SDRAM Bank Allocation method */ 2547379f45aSDirk Behme #define SDRC_R_B_C 1 2557379f45aSDirk Behme 2567379f45aSDirk Behme /*----------------------------------------------------------------------- 2577379f45aSDirk Behme * FLASH and environment organization 2587379f45aSDirk Behme */ 2597379f45aSDirk Behme 2607379f45aSDirk Behme /* **** PISMO SUPPORT *** */ 2617379f45aSDirk Behme 2627379f45aSDirk Behme /* Configure the PISMO */ 2637379f45aSDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 2647379f45aSDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 2657379f45aSDirk Behme 2667379f45aSDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */ 2677379f45aSDirk Behme /* one chip */ 2687379f45aSDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 2697379f45aSDirk Behme #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */ 2707379f45aSDirk Behme 2717379f45aSDirk Behme #define CONFIG_SYS_FLASH_BASE boot_flash_base 2727379f45aSDirk Behme 2737379f45aSDirk Behme /* Monitor at start of flash */ 2747379f45aSDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 2757379f45aSDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 2767379f45aSDirk Behme 2777379f45aSDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 2787379f45aSDirk Behme #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 2797379f45aSDirk Behme #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 2807379f45aSDirk Behme 2817379f45aSDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec 2827379f45aSDirk Behme #define CONFIG_ENV_OFFSET boot_flash_off 2837379f45aSDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 2847379f45aSDirk Behme 2857379f45aSDirk Behme /*----------------------------------------------------------------------- 2867379f45aSDirk Behme * CFI FLASH driver setup 2877379f45aSDirk Behme */ 2887379f45aSDirk Behme /* timeout values are in ticks */ 2897379f45aSDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 2907379f45aSDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 2917379f45aSDirk Behme 2927379f45aSDirk Behme /* Flash banks JFFS2 should use */ 2937379f45aSDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 2947379f45aSDirk Behme CONFIG_SYS_MAX_NAND_DEVICE) 2957379f45aSDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND 2967379f45aSDirk Behme /* use flash_info[2] */ 2977379f45aSDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 2987379f45aSDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS 1 2997379f45aSDirk Behme 3007379f45aSDirk Behme #ifndef __ASSEMBLY__ 3017379f45aSDirk Behme extern gpmc_csx_t *nand_cs_base; 3027379f45aSDirk Behme extern gpmc_t *gpmc_cfg_base; 3037379f45aSDirk Behme extern unsigned int boot_flash_base; 3047379f45aSDirk Behme extern volatile unsigned int boot_flash_env_addr; 3057379f45aSDirk Behme extern unsigned int boot_flash_off; 3067379f45aSDirk Behme extern unsigned int boot_flash_sec; 3077379f45aSDirk Behme extern unsigned int boot_flash_type; 3087379f45aSDirk Behme #endif 3097379f45aSDirk Behme 3107379f45aSDirk Behme 3117379f45aSDirk Behme #define WRITE_NAND_COMMAND(d, adr)\ 3127379f45aSDirk Behme writel(d, &nand_cs_base->nand_cmd) 3137379f45aSDirk Behme #define WRITE_NAND_ADDRESS(d, adr)\ 3147379f45aSDirk Behme writel(d, &nand_cs_base->nand_adr) 3157379f45aSDirk Behme #define WRITE_NAND(d, adr) writew(d, &nand_cs_base->nand_dat) 3167379f45aSDirk Behme #define READ_NAND(adr) readl(&nand_cs_base->nand_dat) 3177379f45aSDirk Behme 3187379f45aSDirk Behme /* Other NAND Access APIs */ 3197379f45aSDirk Behme #define NAND_WP_OFF() do {readl(&gpmc_cfg_base->config) |= GPMC_CONFIG_WP; } \ 3207379f45aSDirk Behme while (0) 3217379f45aSDirk Behme #define NAND_WP_ON() do {readl(&gpmc_cfg_base->config) &= ~GPMC_CONFIG_WP; } \ 3227379f45aSDirk Behme while (0) 3237379f45aSDirk Behme #define NAND_DISABLE_CE(nand) 3247379f45aSDirk Behme #define NAND_ENABLE_CE(nand) 3257379f45aSDirk Behme #define NAND_WAIT_READY(nand) udelay(10) 3267379f45aSDirk Behme 3277379f45aSDirk Behme #endif /* __CONFIG_H */ 328