xref: /rk3399_rockchip-uboot/include/configs/omap3_zoom1.h (revision 6cbec7b3bafc9f63cead2cc264505bcca36a074a)
17379f45aSDirk Behme /*
27379f45aSDirk Behme  * (C) Copyright 2006-2008
37379f45aSDirk Behme  * Texas Instruments.
47379f45aSDirk Behme  * Richard Woodruff <r-woodruff2@ti.com>
57379f45aSDirk Behme  * Syed Mohammed Khasim <x0khasim@ti.com>
67379f45aSDirk Behme  * Nishanth Menon <nm@ti.com>
77379f45aSDirk Behme  *
87379f45aSDirk Behme  * Configuration settings for the TI OMAP3430 Zoom MDK board.
97379f45aSDirk Behme  *
107379f45aSDirk Behme  * See file CREDITS for list of people who contributed to this
117379f45aSDirk Behme  * project.
127379f45aSDirk Behme  *
137379f45aSDirk Behme  * This program is free software; you can redistribute it and/or
147379f45aSDirk Behme  * modify it under the terms of the GNU General Public License as
157379f45aSDirk Behme  * published by the Free Software Foundation; either version 2 of
167379f45aSDirk Behme  * the License, or (at your option) any later version.
177379f45aSDirk Behme  *
187379f45aSDirk Behme  * This program is distributed in the hope that it will be useful,
197379f45aSDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
207379f45aSDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
217379f45aSDirk Behme  * GNU General Public License for more details.
227379f45aSDirk Behme  *
237379f45aSDirk Behme  * You should have received a copy of the GNU General Public License
247379f45aSDirk Behme  * along with this program; if not, write to the Free Software
257379f45aSDirk Behme  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
267379f45aSDirk Behme  * MA 02111-1307 USA
277379f45aSDirk Behme  */
287379f45aSDirk Behme 
297379f45aSDirk Behme #ifndef __CONFIG_H
307379f45aSDirk Behme #define __CONFIG_H
317379f45aSDirk Behme 
327379f45aSDirk Behme /*
337379f45aSDirk Behme  * High Level Configuration Options
347379f45aSDirk Behme  */
35f56348afSSteve Sakoman #define CONFIG_ARMV7		1	/* This is an ARM V7 CPU core */
367379f45aSDirk Behme #define CONFIG_OMAP		1	/* in a TI OMAP core */
377379f45aSDirk Behme #define CONFIG_OMAP34XX		1	/* which is a 34XX */
387379f45aSDirk Behme #define CONFIG_OMAP3430		1	/* which is in a 3430 */
397379f45aSDirk Behme #define CONFIG_OMAP3_ZOOM1	1	/* working with Zoom MDK Rev1 */
407379f45aSDirk Behme 
41cae377b5SVaibhav Hiremath #define CONFIG_SDRC	/* The chip has SDRC controller */
42cae377b5SVaibhav Hiremath 
437379f45aSDirk Behme #include <asm/arch/cpu.h>		/* get chip and board defs */
447379f45aSDirk Behme #include <asm/arch/omap3.h>
457379f45aSDirk Behme 
466a6b62e3SSanjeev Premi /*
476a6b62e3SSanjeev Premi  * Display CPU and Board information
486a6b62e3SSanjeev Premi  */
496a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO		1
506a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO	1
516a6b62e3SSanjeev Premi 
527379f45aSDirk Behme /* Clock Defines */
537379f45aSDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
547379f45aSDirk Behme #define V_SCLK			(V_OSCK >> 1)
557379f45aSDirk Behme 
567379f45aSDirk Behme #undef CONFIG_USE_IRQ				/* no support for IRQs */
577379f45aSDirk Behme #define CONFIG_MISC_INIT_R
587379f45aSDirk Behme 
597379f45aSDirk Behme #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
607379f45aSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS	1
617379f45aSDirk Behme #define CONFIG_INITRD_TAG		1
627379f45aSDirk Behme #define CONFIG_REVISION_TAG		1
637379f45aSDirk Behme 
647379f45aSDirk Behme /*
657379f45aSDirk Behme  * Size of malloc() pool
667379f45aSDirk Behme  */
679c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
687379f45aSDirk Behme 						/* Sector */
699c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
707379f45aSDirk Behme 						/* initial data */
717379f45aSDirk Behme 
727379f45aSDirk Behme /*
737379f45aSDirk Behme  * Hardware drivers
747379f45aSDirk Behme  */
757379f45aSDirk Behme 
767379f45aSDirk Behme /*
777379f45aSDirk Behme  * NS16550 Configuration
787379f45aSDirk Behme  */
797379f45aSDirk Behme #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
807379f45aSDirk Behme 
817379f45aSDirk Behme #define CONFIG_SYS_NS16550
827379f45aSDirk Behme #define CONFIG_SYS_NS16550_SERIAL
837379f45aSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
847379f45aSDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
857379f45aSDirk Behme 
867379f45aSDirk Behme /*
877379f45aSDirk Behme  * select serial console configuration
887379f45aSDirk Behme  */
897379f45aSDirk Behme #define CONFIG_CONS_INDEX		3
907379f45aSDirk Behme #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
917379f45aSDirk Behme #define CONFIG_SERIAL3			3	/* UART3 */
927379f45aSDirk Behme 
937379f45aSDirk Behme /* allow to overwrite serial and ethaddr */
947379f45aSDirk Behme #define CONFIG_ENV_OVERWRITE
957379f45aSDirk Behme #define CONFIG_BAUDRATE			115200
967379f45aSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
977379f45aSDirk Behme 					115200}
987379f45aSDirk Behme #define CONFIG_MMC			1
997379f45aSDirk Behme #define CONFIG_OMAP3_MMC		1
1007379f45aSDirk Behme #define CONFIG_DOS_PARTITION		1
1017379f45aSDirk Behme 
10230563a04SNishanth Menon /* DDR - I use Micron DDR */
10330563a04SNishanth Menon #define CONFIG_OMAP3_MICRON_DDR		1
10430563a04SNishanth Menon 
10505be5a60STom Rix /* USB */
10605be5a60STom Rix #define CONFIG_MUSB_UDC			1
10705be5a60STom Rix #define CONFIG_USB_OMAP3		1
10805be5a60STom Rix #define CONFIG_TWL4030_USB		1
10905be5a60STom Rix 
11005be5a60STom Rix /* USB device configuration */
11105be5a60STom Rix #define CONFIG_USB_DEVICE		1
11205be5a60STom Rix #define CONFIG_USB_TTY			1
11305be5a60STom Rix #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
11405be5a60STom Rix /* Change these to suit your needs */
11505be5a60STom Rix #define CONFIG_USBD_VENDORID		0x0451
11605be5a60STom Rix #define CONFIG_USBD_PRODUCTID		0x5678
11705be5a60STom Rix #define CONFIG_USBD_MANUFACTURER	"Texas Instruments"
11805be5a60STom Rix #define CONFIG_USBD_PRODUCT_NAME	"Zoom1"
11905be5a60STom Rix 
1207379f45aSDirk Behme /* commands to include */
1217379f45aSDirk Behme #include <config_cmd_default.h>
1227379f45aSDirk Behme 
1237379f45aSDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
1247379f45aSDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
1257379f45aSDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
1267379f45aSDirk Behme 
1277379f45aSDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
1287379f45aSDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
1297379f45aSDirk Behme #define CONFIG_CMD_NAND		/* NAND support			*/
130e7deec1bSNishanth Menon #define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */
1317379f45aSDirk Behme 
1327379f45aSDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
1337379f45aSDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
1347379f45aSDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
1357379f45aSDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
1367379f45aSDirk Behme #undef CONFIG_CMD_NET		/* bootp, tftpboot, rarpboot	*/
1377379f45aSDirk Behme #undef CONFIG_CMD_NFS		/* NFS support			*/
1387379f45aSDirk Behme 
1397379f45aSDirk Behme #define CONFIG_SYS_NO_FLASH
1400297ec7eSTom Rix #define CONFIG_HARD_I2C			1
1417379f45aSDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
1427379f45aSDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
1437379f45aSDirk Behme #define CONFIG_SYS_I2C_BUS		0
1447379f45aSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT	1
1457379f45aSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C	1
1467379f45aSDirk Behme 
1477379f45aSDirk Behme /*
148cd782635STom Rix  * TWL4030
149cd782635STom Rix  */
150cd782635STom Rix #define CONFIG_TWL4030_POWER		1
1512c155130STom Rix #define CONFIG_TWL4030_LED		1
152cd782635STom Rix 
153cd782635STom Rix /*
1547379f45aSDirk Behme  * Board NAND Info.
1557379f45aSDirk Behme  */
1567379f45aSDirk Behme #define CONFIG_NAND_OMAP_GPMC
1577379f45aSDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
1587379f45aSDirk Behme 							/* to access nand */
1597379f45aSDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
1607379f45aSDirk Behme 							/* to access nand at */
1617379f45aSDirk Behme 							/* CS0 */
1627379f45aSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
1637379f45aSDirk Behme 
1647379f45aSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
1657379f45aSDirk Behme 							/* devices */
1667379f45aSDirk Behme #define CONFIG_JFFS2_NAND
1677379f45aSDirk Behme /* nand device jffs2 lives on */
1687379f45aSDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
1697379f45aSDirk Behme /* start of jffs2 partition */
1707379f45aSDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
1717379f45aSDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
1727379f45aSDirk Behme 							/* partition */
1737379f45aSDirk Behme 
1747379f45aSDirk Behme /* Environment information */
1757379f45aSDirk Behme #define CONFIG_BOOTDELAY		10
1767379f45aSDirk Behme 
1777379f45aSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
1787379f45aSDirk Behme 	"loadaddr=0x82000000\0" \
17905be5a60STom Rix 	"usbtty=cdc_acm\0" \
1807379f45aSDirk Behme 	"console=ttyS2,115200n8\0" \
1817379f45aSDirk Behme 	"videomode=1024x768@60,vxres=1024,vyres=768\0" \
1827379f45aSDirk Behme 	"videospec=omapfb:vram:2M,vram:4M\0" \
1837379f45aSDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
1847379f45aSDirk Behme 		"video=${videospec},mode:${videomode} " \
1857379f45aSDirk Behme 		"root=/dev/mmcblk0p2 rw " \
1867379f45aSDirk Behme 		"rootfstype=ext3 rootwait\0" \
1877379f45aSDirk Behme 	"nandargs=setenv bootargs console=${console} " \
1887379f45aSDirk Behme 		"video=${videospec},mode:${videomode} " \
1897379f45aSDirk Behme 		"root=/dev/mtdblock4 rw " \
1907379f45aSDirk Behme 		"rootfstype=jffs2\0" \
1917379f45aSDirk Behme 	"loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
1927379f45aSDirk Behme 	"bootscript=echo Running bootscript from mmc ...; " \
19374de7aefSWolfgang Denk 		"source ${loadaddr}\0" \
1947379f45aSDirk Behme 	"loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
1957379f45aSDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
1967379f45aSDirk Behme 		"run mmcargs; " \
1977379f45aSDirk Behme 		"bootm ${loadaddr}\0" \
1987379f45aSDirk Behme 	"nandboot=echo Booting from nand ...; " \
1997379f45aSDirk Behme 		"run nandargs; " \
2007379f45aSDirk Behme 		"nand read ${loadaddr} 280000 400000; " \
2017379f45aSDirk Behme 		"bootm ${loadaddr}\0" \
2027379f45aSDirk Behme 
2037379f45aSDirk Behme #define CONFIG_BOOTCOMMAND \
2047379f45aSDirk Behme 	"if mmc init; then " \
2057379f45aSDirk Behme 		"if run loadbootscript; then " \
2067379f45aSDirk Behme 			"run bootscript; " \
2077379f45aSDirk Behme 		"else " \
2087379f45aSDirk Behme 			"if run loaduimage; then " \
2097379f45aSDirk Behme 				"run mmcboot; " \
2107379f45aSDirk Behme 			"else run nandboot; " \
2117379f45aSDirk Behme 			"fi; " \
2127379f45aSDirk Behme 		"fi; " \
2137379f45aSDirk Behme 	"else run nandboot; fi"
2147379f45aSDirk Behme 
2157379f45aSDirk Behme #define CONFIG_AUTO_COMPLETE		1
2167379f45aSDirk Behme /*
2177379f45aSDirk Behme  * Miscellaneous configurable options
2187379f45aSDirk Behme  */
2197379f45aSDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
2207379f45aSDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
2217379f45aSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
2221270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT		"OMAP3 Zoom1 # "
2237379f45aSDirk Behme #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
2247379f45aSDirk Behme /* Print Buffer Size */
2257379f45aSDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
2267379f45aSDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
2277379f45aSDirk Behme #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
2287379f45aSDirk Behme /* Boot Argument Buffer Size */
2297379f45aSDirk Behme #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
2307379f45aSDirk Behme 
2317379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
2327379f45aSDirk Behme 								/* works on */
2337379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
2347379f45aSDirk Behme 					0x01F00000) /* 31MB */
2357379f45aSDirk Behme 
2367379f45aSDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
2377379f45aSDirk Behme 							/* load address */
2387379f45aSDirk Behme 
23925435c6cSDirk Behme #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
24025435c6cSDirk Behme #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
24125435c6cSDirk Behme #define CONFIG_SYS_INIT_RAM_SIZE	0x800
24225435c6cSDirk Behme #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
24325435c6cSDirk Behme 					 CONFIG_SYS_INIT_RAM_SIZE - \
24425435c6cSDirk Behme 					 GENERATED_GBL_DATA_SIZE)
2457379f45aSDirk Behme /*
246d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
247d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
248d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
2497379f45aSDirk Behme  */
250d3a513c2SManikandan Pillai #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
251d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
252d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
2537379f45aSDirk Behme 
2547379f45aSDirk Behme /*-----------------------------------------------------------------------
2557379f45aSDirk Behme  * Stack sizes
2567379f45aSDirk Behme  *
2577379f45aSDirk Behme  * The stack sizes are set up in start.S using the settings below
2587379f45aSDirk Behme  */
2599c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
2607379f45aSDirk Behme #ifdef CONFIG_USE_IRQ
2619c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ	(4 << 10)	/* IRQ stack 4 KiB */
2629c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ	(4 << 10)	/* FIQ stack 4 KiB */
2637379f45aSDirk Behme #endif
2647379f45aSDirk Behme 
2657379f45aSDirk Behme /*-----------------------------------------------------------------------
2667379f45aSDirk Behme  * Physical Memory Map
2677379f45aSDirk Behme  */
2687379f45aSDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
2697379f45aSDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
2709c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
2717379f45aSDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
2727379f45aSDirk Behme 
2737379f45aSDirk Behme /* SDRAM Bank Allocation method */
2747379f45aSDirk Behme #define SDRC_R_B_C		1
2757379f45aSDirk Behme 
2767379f45aSDirk Behme /*-----------------------------------------------------------------------
2777379f45aSDirk Behme  * FLASH and environment organization
2787379f45aSDirk Behme  */
2797379f45aSDirk Behme 
2807379f45aSDirk Behme /* **** PISMO SUPPORT *** */
2817379f45aSDirk Behme 
2827379f45aSDirk Behme /* Configure the PISMO */
2837379f45aSDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
2847379f45aSDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
2857379f45aSDirk Behme 
2869c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
2877379f45aSDirk Behme 
288*6cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND)
289*6cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE		PISMO1_NAND_BASE
290*6cbec7b3SLuca Ceresoli #endif
2917379f45aSDirk Behme 
2927379f45aSDirk Behme /* Monitor at start of flash */
2937379f45aSDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
2947379f45aSDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
2957379f45aSDirk Behme 
2967379f45aSDirk Behme #define CONFIG_ENV_IS_IN_NAND		1
2977379f45aSDirk Behme #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
2987379f45aSDirk Behme #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
2997379f45aSDirk Behme 
300*6cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
301*6cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
3027379f45aSDirk Behme #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
3037379f45aSDirk Behme 
3047379f45aSDirk Behme #endif				/* __CONFIG_H */
305