17379f45aSDirk Behme /* 27379f45aSDirk Behme * (C) Copyright 2006-2008 37379f45aSDirk Behme * Texas Instruments. 47379f45aSDirk Behme * Richard Woodruff <r-woodruff2@ti.com> 57379f45aSDirk Behme * Syed Mohammed Khasim <x0khasim@ti.com> 67379f45aSDirk Behme * Nishanth Menon <nm@ti.com> 77379f45aSDirk Behme * 87379f45aSDirk Behme * Configuration settings for the TI OMAP3430 Zoom MDK board. 97379f45aSDirk Behme * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 117379f45aSDirk Behme */ 127379f45aSDirk Behme 137379f45aSDirk Behme #ifndef __CONFIG_H 147379f45aSDirk Behme #define __CONFIG_H 157379f45aSDirk Behme 167379f45aSDirk Behme /* 177379f45aSDirk Behme * High Level Configuration Options 187379f45aSDirk Behme */ 197379f45aSDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 207379f45aSDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 217379f45aSDirk Behme #define CONFIG_OMAP3_ZOOM1 1 /* working with Zoom MDK Rev1 */ 22806d2792SLokesh Vutla #define CONFIG_OMAP_COMMON 237379f45aSDirk Behme 24cae377b5SVaibhav Hiremath #define CONFIG_SDRC /* The chip has SDRC controller */ 25cae377b5SVaibhav Hiremath 267379f45aSDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 277379f45aSDirk Behme #include <asm/arch/omap3.h> 287379f45aSDirk Behme 296a6b62e3SSanjeev Premi /* 306a6b62e3SSanjeev Premi * Display CPU and Board information 316a6b62e3SSanjeev Premi */ 326a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 336a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 346a6b62e3SSanjeev Premi 357379f45aSDirk Behme /* Clock Defines */ 367379f45aSDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 377379f45aSDirk Behme #define V_SCLK (V_OSCK >> 1) 387379f45aSDirk Behme 397379f45aSDirk Behme #define CONFIG_MISC_INIT_R 407379f45aSDirk Behme 417379f45aSDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 427379f45aSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 437379f45aSDirk Behme #define CONFIG_INITRD_TAG 1 447379f45aSDirk Behme #define CONFIG_REVISION_TAG 1 457379f45aSDirk Behme 462fa8ca98SGrant Likely #define CONFIG_OF_LIBFDT 1 472fa8ca98SGrant Likely 487379f45aSDirk Behme /* 497379f45aSDirk Behme * Size of malloc() pool 507379f45aSDirk Behme */ 519c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 527379f45aSDirk Behme /* Sector */ 539c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 547379f45aSDirk Behme 557379f45aSDirk Behme /* 567379f45aSDirk Behme * Hardware drivers 577379f45aSDirk Behme */ 587379f45aSDirk Behme 597379f45aSDirk Behme /* 607379f45aSDirk Behme * NS16550 Configuration 617379f45aSDirk Behme */ 627379f45aSDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 637379f45aSDirk Behme 647379f45aSDirk Behme #define CONFIG_SYS_NS16550 657379f45aSDirk Behme #define CONFIG_SYS_NS16550_SERIAL 667379f45aSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 677379f45aSDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 687379f45aSDirk Behme 697379f45aSDirk Behme /* 707379f45aSDirk Behme * select serial console configuration 717379f45aSDirk Behme */ 727379f45aSDirk Behme #define CONFIG_CONS_INDEX 3 737379f45aSDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 747379f45aSDirk Behme #define CONFIG_SERIAL3 3 /* UART3 */ 757379f45aSDirk Behme 767379f45aSDirk Behme /* allow to overwrite serial and ethaddr */ 777379f45aSDirk Behme #define CONFIG_ENV_OVERWRITE 787379f45aSDirk Behme #define CONFIG_BAUDRATE 115200 797379f45aSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 807379f45aSDirk Behme 115200} 81d6906cb8STom Rini #define CONFIG_GENERIC_MMC 1 827379f45aSDirk Behme #define CONFIG_MMC 1 83d6906cb8STom Rini #define CONFIG_OMAP_HSMMC 1 847379f45aSDirk Behme #define CONFIG_DOS_PARTITION 1 857379f45aSDirk Behme 8605be5a60STom Rix /* USB */ 8705be5a60STom Rix #define CONFIG_MUSB_UDC 1 8805be5a60STom Rix #define CONFIG_USB_OMAP3 1 8905be5a60STom Rix #define CONFIG_TWL4030_USB 1 9005be5a60STom Rix 9105be5a60STom Rix /* USB device configuration */ 9205be5a60STom Rix #define CONFIG_USB_DEVICE 1 9305be5a60STom Rix #define CONFIG_USB_TTY 1 9405be5a60STom Rix #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 9505be5a60STom Rix /* Change these to suit your needs */ 9605be5a60STom Rix #define CONFIG_USBD_VENDORID 0x0451 9705be5a60STom Rix #define CONFIG_USBD_PRODUCTID 0x5678 9805be5a60STom Rix #define CONFIG_USBD_MANUFACTURER "Texas Instruments" 9905be5a60STom Rix #define CONFIG_USBD_PRODUCT_NAME "Zoom1" 10005be5a60STom Rix 1017379f45aSDirk Behme /* commands to include */ 1027379f45aSDirk Behme #include <config_cmd_default.h> 1037379f45aSDirk Behme 1047379f45aSDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 1057379f45aSDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 1067379f45aSDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 1077379f45aSDirk Behme 1087379f45aSDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 1097379f45aSDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 1107379f45aSDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 111e7deec1bSNishanth Menon #define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */ 1127379f45aSDirk Behme 1137379f45aSDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 1147379f45aSDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1157379f45aSDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 1167379f45aSDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 1177379f45aSDirk Behme #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1187379f45aSDirk Behme #undef CONFIG_CMD_NFS /* NFS support */ 1197379f45aSDirk Behme 1207379f45aSDirk Behme #define CONFIG_SYS_NO_FLASH 121*6789e84eSHeiko Schocher #define CONFIG_SYS_I2C 122*6789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 123*6789e84eSHeiko Schocher #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 124*6789e84eSHeiko Schocher #define CONFIG_SYS_I2C_OMAP34XX 1257379f45aSDirk Behme 1267379f45aSDirk Behme /* 127cd782635STom Rix * TWL4030 128cd782635STom Rix */ 129cd782635STom Rix #define CONFIG_TWL4030_POWER 1 1302c155130STom Rix #define CONFIG_TWL4030_LED 1 131cd782635STom Rix 132cd782635STom Rix /* 1337379f45aSDirk Behme * Board NAND Info. 1347379f45aSDirk Behme */ 1357379f45aSDirk Behme #define CONFIG_NAND_OMAP_GPMC 1367379f45aSDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1377379f45aSDirk Behme /* to access nand */ 1387379f45aSDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1397379f45aSDirk Behme /* to access nand at */ 1407379f45aSDirk Behme /* CS0 */ 1417379f45aSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1427379f45aSDirk Behme 1437379f45aSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1447379f45aSDirk Behme /* devices */ 1457379f45aSDirk Behme #define CONFIG_JFFS2_NAND 1467379f45aSDirk Behme /* nand device jffs2 lives on */ 1477379f45aSDirk Behme #define CONFIG_JFFS2_DEV "nand0" 1487379f45aSDirk Behme /* start of jffs2 partition */ 1497379f45aSDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 1507379f45aSDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 1517379f45aSDirk Behme /* partition */ 1527379f45aSDirk Behme 1537379f45aSDirk Behme /* Environment information */ 1547379f45aSDirk Behme #define CONFIG_BOOTDELAY 10 1557379f45aSDirk Behme 1567379f45aSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 1577379f45aSDirk Behme "loadaddr=0x82000000\0" \ 15805be5a60STom Rix "usbtty=cdc_acm\0" \ 1597379f45aSDirk Behme "console=ttyS2,115200n8\0" \ 160d6906cb8STom Rini "mmcdev=0\0" \ 1617379f45aSDirk Behme "videomode=1024x768@60,vxres=1024,vyres=768\0" \ 1627379f45aSDirk Behme "videospec=omapfb:vram:2M,vram:4M\0" \ 1637379f45aSDirk Behme "mmcargs=setenv bootargs console=${console} " \ 1647379f45aSDirk Behme "video=${videospec},mode:${videomode} " \ 1657379f45aSDirk Behme "root=/dev/mmcblk0p2 rw " \ 1667379f45aSDirk Behme "rootfstype=ext3 rootwait\0" \ 1677379f45aSDirk Behme "nandargs=setenv bootargs console=${console} " \ 1687379f45aSDirk Behme "video=${videospec},mode:${videomode} " \ 1697379f45aSDirk Behme "root=/dev/mtdblock4 rw " \ 1707379f45aSDirk Behme "rootfstype=jffs2\0" \ 171d6906cb8STom Rini "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \ 1727379f45aSDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 17374de7aefSWolfgang Denk "source ${loadaddr}\0" \ 174d6906cb8STom Rini "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 1757379f45aSDirk Behme "mmcboot=echo Booting from mmc ...; " \ 1767379f45aSDirk Behme "run mmcargs; " \ 1777379f45aSDirk Behme "bootm ${loadaddr}\0" \ 1787379f45aSDirk Behme "nandboot=echo Booting from nand ...; " \ 1797379f45aSDirk Behme "run nandargs; " \ 1807379f45aSDirk Behme "nand read ${loadaddr} 280000 400000; " \ 1817379f45aSDirk Behme "bootm ${loadaddr}\0" \ 1827379f45aSDirk Behme 1837379f45aSDirk Behme #define CONFIG_BOOTCOMMAND \ 18466968110SAndrew Bradford "mmc dev ${mmcdev}; if mmc rescan; then " \ 1857379f45aSDirk Behme "if run loadbootscript; then " \ 1867379f45aSDirk Behme "run bootscript; " \ 1877379f45aSDirk Behme "else " \ 1887379f45aSDirk Behme "if run loaduimage; then " \ 1897379f45aSDirk Behme "run mmcboot; " \ 1907379f45aSDirk Behme "else run nandboot; " \ 1917379f45aSDirk Behme "fi; " \ 1927379f45aSDirk Behme "fi; " \ 1937379f45aSDirk Behme "else run nandboot; fi" 1947379f45aSDirk Behme 1957379f45aSDirk Behme #define CONFIG_AUTO_COMPLETE 1 1967379f45aSDirk Behme /* 1977379f45aSDirk Behme * Miscellaneous configurable options 1987379f45aSDirk Behme */ 1997379f45aSDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 2007379f45aSDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 2011270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT "OMAP3 Zoom1 # " 202f62b1257SVaibhav Hiremath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 2037379f45aSDirk Behme /* Print Buffer Size */ 2047379f45aSDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 2057379f45aSDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 2067379f45aSDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 2077379f45aSDirk Behme /* Boot Argument Buffer Size */ 2087379f45aSDirk Behme #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 2097379f45aSDirk Behme 2107379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */ 2117379f45aSDirk Behme /* works on */ 2127379f45aSDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 2137379f45aSDirk Behme 0x01F00000) /* 31MB */ 2147379f45aSDirk Behme 2157379f45aSDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 2167379f45aSDirk Behme /* load address */ 2177379f45aSDirk Behme 21825435c6cSDirk Behme #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 21925435c6cSDirk Behme #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 22025435c6cSDirk Behme #define CONFIG_SYS_INIT_RAM_SIZE 0x800 22125435c6cSDirk Behme #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 22225435c6cSDirk Behme CONFIG_SYS_INIT_RAM_SIZE - \ 22325435c6cSDirk Behme GENERATED_GBL_DATA_SIZE) 2247379f45aSDirk Behme /* 225d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 226d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 227d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 2287379f45aSDirk Behme */ 229d3a513c2SManikandan Pillai #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 230d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 2317379f45aSDirk Behme 2327379f45aSDirk Behme /*----------------------------------------------------------------------- 2337379f45aSDirk Behme * Physical Memory Map 2347379f45aSDirk Behme */ 2357379f45aSDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2367379f45aSDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2377379f45aSDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2387379f45aSDirk Behme 2397379f45aSDirk Behme /*----------------------------------------------------------------------- 2407379f45aSDirk Behme * FLASH and environment organization 2417379f45aSDirk Behme */ 2427379f45aSDirk Behme 2437379f45aSDirk Behme /* **** PISMO SUPPORT *** */ 2447379f45aSDirk Behme 2457379f45aSDirk Behme /* Configure the PISMO */ 2467379f45aSDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 2477379f45aSDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 2487379f45aSDirk Behme 2499c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 2507379f45aSDirk Behme 2516cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND) 2526cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 2536cbec7b3SLuca Ceresoli #endif 2547379f45aSDirk Behme 2557379f45aSDirk Behme /* Monitor at start of flash */ 2567379f45aSDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 2577379f45aSDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 2587379f45aSDirk Behme 2597379f45aSDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 2607379f45aSDirk Behme #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 2617379f45aSDirk Behme #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 2627379f45aSDirk Behme 2636cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 2646cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 2657379f45aSDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 2667379f45aSDirk Behme 2678e40852fSAneesh V #define CONFIG_SYS_CACHELINE_SIZE 64 2688e40852fSAneesh V 2697379f45aSDirk Behme #endif /* __CONFIG_H */ 270