12be2c6ccSDirk Behme /* 22be2c6ccSDirk Behme * (C) Copyright 2008 32be2c6ccSDirk Behme * Grazvydas Ignotas <notasas@gmail.com> 42be2c6ccSDirk Behme * 52be2c6ccSDirk Behme * Configuration settings for the OMAP3 Pandora. 62be2c6ccSDirk Behme * 72be2c6ccSDirk Behme * This program is free software; you can redistribute it and/or 82be2c6ccSDirk Behme * modify it under the terms of the GNU General Public License as 92be2c6ccSDirk Behme * published by the Free Software Foundation; either version 2 of 102be2c6ccSDirk Behme * the License, or (at your option) any later version. 112be2c6ccSDirk Behme * 122be2c6ccSDirk Behme * This program is distributed in the hope that it will be useful, 132be2c6ccSDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 142be2c6ccSDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152be2c6ccSDirk Behme * GNU General Public License for more details. 162be2c6ccSDirk Behme * 172be2c6ccSDirk Behme * You should have received a copy of the GNU General Public License 182be2c6ccSDirk Behme * along with this program; if not, write to the Free Software 192be2c6ccSDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 202be2c6ccSDirk Behme * MA 02111-1307 USA 212be2c6ccSDirk Behme */ 222be2c6ccSDirk Behme 232be2c6ccSDirk Behme #ifndef __CONFIG_H 242be2c6ccSDirk Behme #define __CONFIG_H 252be2c6ccSDirk Behme #include <asm/sizes.h> 262be2c6ccSDirk Behme 272be2c6ccSDirk Behme /* 282be2c6ccSDirk Behme * High Level Configuration Options 292be2c6ccSDirk Behme */ 302be2c6ccSDirk Behme #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */ 312be2c6ccSDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 322be2c6ccSDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 332be2c6ccSDirk Behme #define CONFIG_OMAP3430 1 /* which is in a 3430 */ 342be2c6ccSDirk Behme #define CONFIG_OMAP3_PANDORA 1 /* working with pandora */ 352be2c6ccSDirk Behme 362be2c6ccSDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 372be2c6ccSDirk Behme #include <asm/arch/omap3.h> 382be2c6ccSDirk Behme 396a6b62e3SSanjeev Premi /* 406a6b62e3SSanjeev Premi * Display CPU and Board information 416a6b62e3SSanjeev Premi */ 426a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 436a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 446a6b62e3SSanjeev Premi 452be2c6ccSDirk Behme /* Clock Defines */ 462be2c6ccSDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 472be2c6ccSDirk Behme #define V_SCLK (V_OSCK >> 1) 482be2c6ccSDirk Behme 492be2c6ccSDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 502be2c6ccSDirk Behme #define CONFIG_MISC_INIT_R 512be2c6ccSDirk Behme 522be2c6ccSDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 532be2c6ccSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 542be2c6ccSDirk Behme #define CONFIG_INITRD_TAG 1 552be2c6ccSDirk Behme #define CONFIG_REVISION_TAG 1 562be2c6ccSDirk Behme 572be2c6ccSDirk Behme /* 582be2c6ccSDirk Behme * Size of malloc() pool 592be2c6ccSDirk Behme */ 602be2c6ccSDirk Behme #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */ 612be2c6ccSDirk Behme /* Sector */ 622be2c6ccSDirk Behme #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K) 632be2c6ccSDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */ 642be2c6ccSDirk Behme /* initial data */ 652be2c6ccSDirk Behme 662be2c6ccSDirk Behme /* 672be2c6ccSDirk Behme * Hardware drivers 682be2c6ccSDirk Behme */ 692be2c6ccSDirk Behme 702be2c6ccSDirk Behme /* 712be2c6ccSDirk Behme * NS16550 Configuration 722be2c6ccSDirk Behme */ 732be2c6ccSDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 742be2c6ccSDirk Behme 752be2c6ccSDirk Behme #define CONFIG_SYS_NS16550 762be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_SERIAL 772be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 782be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 792be2c6ccSDirk Behme 802be2c6ccSDirk Behme /* 812be2c6ccSDirk Behme * select serial console configuration 822be2c6ccSDirk Behme */ 832be2c6ccSDirk Behme #define CONFIG_CONS_INDEX 3 842be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 852be2c6ccSDirk Behme #define CONFIG_SERIAL3 3 862be2c6ccSDirk Behme 872be2c6ccSDirk Behme /* allow to overwrite serial and ethaddr */ 882be2c6ccSDirk Behme #define CONFIG_ENV_OVERWRITE 892be2c6ccSDirk Behme #define CONFIG_BAUDRATE 115200 902be2c6ccSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \ 912be2c6ccSDirk Behme 115200} 922be2c6ccSDirk Behme #define CONFIG_MMC 1 932be2c6ccSDirk Behme #define CONFIG_OMAP3_MMC 1 942be2c6ccSDirk Behme #define CONFIG_DOS_PARTITION 1 952be2c6ccSDirk Behme 962be2c6ccSDirk Behme /* commands to include */ 972be2c6ccSDirk Behme #include <config_cmd_default.h> 982be2c6ccSDirk Behme 992be2c6ccSDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 1002be2c6ccSDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 1012be2c6ccSDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 1022be2c6ccSDirk Behme 1032be2c6ccSDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 1042be2c6ccSDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 1052be2c6ccSDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 1062be2c6ccSDirk Behme 1072be2c6ccSDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 1082be2c6ccSDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1092be2c6ccSDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 1102be2c6ccSDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 1112be2c6ccSDirk Behme #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1122be2c6ccSDirk Behme #undef CONFIG_CMD_NFS /* NFS support */ 1132be2c6ccSDirk Behme 1142be2c6ccSDirk Behme #define CONFIG_SYS_NO_FLASH 1152be2c6ccSDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 1162be2c6ccSDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 1172be2c6ccSDirk Behme #define CONFIG_SYS_I2C_BUS 0 1182be2c6ccSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 1192be2c6ccSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 1202be2c6ccSDirk Behme 1212be2c6ccSDirk Behme /* 1222be2c6ccSDirk Behme * Board NAND Info. 1232be2c6ccSDirk Behme */ 1242be2c6ccSDirk Behme #define CONFIG_NAND_OMAP_GPMC 1252be2c6ccSDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1262be2c6ccSDirk Behme /* to access nand */ 1272be2c6ccSDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1282be2c6ccSDirk Behme /* to access nand */ 1292be2c6ccSDirk Behme /* at CS0 */ 1302be2c6ccSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1312be2c6ccSDirk Behme 1322be2c6ccSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1332be2c6ccSDirk Behme /* devices */ 1342be2c6ccSDirk Behme 1352be2c6ccSDirk Behme #define CONFIG_JFFS2_NAND 1362be2c6ccSDirk Behme /* nand device jffs2 lives on */ 1372be2c6ccSDirk Behme #define CONFIG_JFFS2_DEV "nand0" 1382be2c6ccSDirk Behme /* start of jffs2 partition */ 1392be2c6ccSDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 1402be2c6ccSDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 1412be2c6ccSDirk Behme /* partition */ 1422be2c6ccSDirk Behme 1432be2c6ccSDirk Behme /* Environment information */ 1442be2c6ccSDirk Behme #define CONFIG_BOOTDELAY 1 1452be2c6ccSDirk Behme 1462be2c6ccSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 1472be2c6ccSDirk Behme "loadaddr=0x82000000\0" \ 1482be2c6ccSDirk Behme "console=ttyS0,115200n8\0" \ 1492be2c6ccSDirk Behme "videospec=omapfb:vram:2M,vram:4M\0" \ 1502be2c6ccSDirk Behme "mmcargs=setenv bootargs console=${console} " \ 1512be2c6ccSDirk Behme "video=${videospec} " \ 1522be2c6ccSDirk Behme "root=/dev/mmcblk0p2 rw " \ 1532be2c6ccSDirk Behme "rootfstype=ext3 rootwait\0" \ 1542be2c6ccSDirk Behme "nandargs=setenv bootargs console=${console} " \ 1552be2c6ccSDirk Behme "video=${videospec} " \ 1562be2c6ccSDirk Behme "root=/dev/mtdblock4 rw " \ 1572be2c6ccSDirk Behme "rootfstype=jffs2\0" \ 1582be2c6ccSDirk Behme "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 1592be2c6ccSDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 16074de7aefSWolfgang Denk "source ${loadaddr}\0" \ 1612be2c6ccSDirk Behme "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 1622be2c6ccSDirk Behme "mmcboot=echo Booting from mmc ...; " \ 1632be2c6ccSDirk Behme "run mmcargs; " \ 1642be2c6ccSDirk Behme "bootm ${loadaddr}\0" \ 1652be2c6ccSDirk Behme "nandboot=echo Booting from nand ...; " \ 1662be2c6ccSDirk Behme "run nandargs; " \ 1672be2c6ccSDirk Behme "nand read ${loadaddr} 280000 400000; " \ 1682be2c6ccSDirk Behme "bootm ${loadaddr}\0" \ 1692be2c6ccSDirk Behme 1702be2c6ccSDirk Behme #define CONFIG_BOOTCOMMAND \ 1712be2c6ccSDirk Behme "if mmc init; then " \ 1722be2c6ccSDirk Behme "if run loadbootscript; then " \ 1732be2c6ccSDirk Behme "run bootscript; " \ 1742be2c6ccSDirk Behme "else " \ 1752be2c6ccSDirk Behme "if run loaduimage; then " \ 1762be2c6ccSDirk Behme "run mmcboot; " \ 1772be2c6ccSDirk Behme "else run nandboot; " \ 1782be2c6ccSDirk Behme "fi; " \ 1792be2c6ccSDirk Behme "fi; " \ 1802be2c6ccSDirk Behme "else run nandboot; fi" 1812be2c6ccSDirk Behme 1822be2c6ccSDirk Behme #define CONFIG_AUTO_COMPLETE 1 1832be2c6ccSDirk Behme /* 1842be2c6ccSDirk Behme * Miscellaneous configurable options 1852be2c6ccSDirk Behme */ 1862be2c6ccSDirk Behme #define V_PROMPT "Pandora # " 1872be2c6ccSDirk Behme 1882be2c6ccSDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1892be2c6ccSDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 1902be2c6ccSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 1912be2c6ccSDirk Behme #define CONFIG_SYS_PROMPT V_PROMPT 1922be2c6ccSDirk Behme #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1932be2c6ccSDirk Behme /* Print Buffer Size */ 1942be2c6ccSDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 1952be2c6ccSDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 1962be2c6ccSDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 1972be2c6ccSDirk Behme /* args */ 1982be2c6ccSDirk Behme /* Boot Argument Buffer Size */ 1992be2c6ccSDirk Behme #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 2002be2c6ccSDirk Behme /* memtest works on */ 2012be2c6ccSDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 2022be2c6ccSDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 2032be2c6ccSDirk Behme 0x01F00000) /* 31MB */ 2042be2c6ccSDirk Behme 2052be2c6ccSDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 2062be2c6ccSDirk Behme /* address */ 2072be2c6ccSDirk Behme 2082be2c6ccSDirk Behme /* 209*d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 210*d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 211*d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 2122be2c6ccSDirk Behme */ 213*d3a513c2SManikandan Pillai #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 214*d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 215*d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ 1000 2162be2c6ccSDirk Behme 2172be2c6ccSDirk Behme /*----------------------------------------------------------------------- 2182be2c6ccSDirk Behme * Stack sizes 2192be2c6ccSDirk Behme * 2202be2c6ccSDirk Behme * The stack sizes are set up in start.S using the settings below 2212be2c6ccSDirk Behme */ 2222be2c6ccSDirk Behme #define CONFIG_STACKSIZE SZ_128K /* regular stack */ 2232be2c6ccSDirk Behme #ifdef CONFIG_USE_IRQ 2242be2c6ccSDirk Behme #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */ 2252be2c6ccSDirk Behme #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */ 2262be2c6ccSDirk Behme #endif 2272be2c6ccSDirk Behme 2282be2c6ccSDirk Behme /*----------------------------------------------------------------------- 2292be2c6ccSDirk Behme * Physical Memory Map 2302be2c6ccSDirk Behme */ 2312be2c6ccSDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2322be2c6ccSDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2332be2c6ccSDirk Behme #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */ 2342be2c6ccSDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2352be2c6ccSDirk Behme 2362be2c6ccSDirk Behme /* SDRAM Bank Allocation method */ 2372be2c6ccSDirk Behme #define SDRC_R_B_C 1 2382be2c6ccSDirk Behme 2392be2c6ccSDirk Behme /*----------------------------------------------------------------------- 2402be2c6ccSDirk Behme * FLASH and environment organization 2412be2c6ccSDirk Behme */ 2422be2c6ccSDirk Behme 2432be2c6ccSDirk Behme /* **** PISMO SUPPORT *** */ 2442be2c6ccSDirk Behme 2452be2c6ccSDirk Behme /* Configure the PISMO */ 2462be2c6ccSDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 2472be2c6ccSDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 2482be2c6ccSDirk Behme 2492be2c6ccSDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */ 2502be2c6ccSDirk Behme /* one chip */ 2512be2c6ccSDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 2522be2c6ccSDirk Behme #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */ 2532be2c6ccSDirk Behme 2542be2c6ccSDirk Behme #define CONFIG_SYS_FLASH_BASE boot_flash_base 2552be2c6ccSDirk Behme 2562be2c6ccSDirk Behme /* Monitor at start of flash */ 2572be2c6ccSDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 2582be2c6ccSDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 2592be2c6ccSDirk Behme 2602be2c6ccSDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 2612be2c6ccSDirk Behme #define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */ 2622be2c6ccSDirk Behme #define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */ 2632be2c6ccSDirk Behme 2642be2c6ccSDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec 2652be2c6ccSDirk Behme #define CONFIG_ENV_OFFSET boot_flash_off 2662be2c6ccSDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 2672be2c6ccSDirk Behme 2682be2c6ccSDirk Behme /*----------------------------------------------------------------------- 2692be2c6ccSDirk Behme * CFI FLASH driver setup 2702be2c6ccSDirk Behme */ 2712be2c6ccSDirk Behme /* timeout values are in ticks */ 2722be2c6ccSDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 2732be2c6ccSDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 2742be2c6ccSDirk Behme 2752be2c6ccSDirk Behme /* Flash banks JFFS2 should use */ 2762be2c6ccSDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 2772be2c6ccSDirk Behme CONFIG_SYS_MAX_NAND_DEVICE) 2782be2c6ccSDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND 2792be2c6ccSDirk Behme /* use flash_info[2] */ 2802be2c6ccSDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 2812be2c6ccSDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS 1 2822be2c6ccSDirk Behme 2832be2c6ccSDirk Behme #ifndef __ASSEMBLY__ 2842be2c6ccSDirk Behme extern gpmc_csx_t *nand_cs_base; 2852be2c6ccSDirk Behme extern gpmc_t *gpmc_cfg_base; 2862be2c6ccSDirk Behme extern unsigned int boot_flash_base; 2872be2c6ccSDirk Behme extern volatile unsigned int boot_flash_env_addr; 2882be2c6ccSDirk Behme extern unsigned int boot_flash_off; 2892be2c6ccSDirk Behme extern unsigned int boot_flash_sec; 2902be2c6ccSDirk Behme extern unsigned int boot_flash_type; 2912be2c6ccSDirk Behme #endif 2922be2c6ccSDirk Behme 2932be2c6ccSDirk Behme #endif /* __CONFIG_H */ 294