12be2c6ccSDirk Behme /* 273225245SGrazvydas Ignotas * (C) Copyright 2008-2010 373225245SGrazvydas Ignotas * Gražvydas Ignotas <notasas@gmail.com> 42be2c6ccSDirk Behme * 52be2c6ccSDirk Behme * Configuration settings for the OMAP3 Pandora. 62be2c6ccSDirk Behme * 72be2c6ccSDirk Behme * This program is free software; you can redistribute it and/or 82be2c6ccSDirk Behme * modify it under the terms of the GNU General Public License as 92be2c6ccSDirk Behme * published by the Free Software Foundation; either version 2 of 102be2c6ccSDirk Behme * the License, or (at your option) any later version. 112be2c6ccSDirk Behme * 122be2c6ccSDirk Behme * This program is distributed in the hope that it will be useful, 132be2c6ccSDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 142be2c6ccSDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152be2c6ccSDirk Behme * GNU General Public License for more details. 162be2c6ccSDirk Behme * 172be2c6ccSDirk Behme * You should have received a copy of the GNU General Public License 182be2c6ccSDirk Behme * along with this program; if not, write to the Free Software 192be2c6ccSDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 202be2c6ccSDirk Behme * MA 02111-1307 USA 212be2c6ccSDirk Behme */ 222be2c6ccSDirk Behme 232be2c6ccSDirk Behme #ifndef __CONFIG_H 242be2c6ccSDirk Behme #define __CONFIG_H 252be2c6ccSDirk Behme 262be2c6ccSDirk Behme /* 272be2c6ccSDirk Behme * High Level Configuration Options 282be2c6ccSDirk Behme */ 292be2c6ccSDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 302be2c6ccSDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 312be2c6ccSDirk Behme #define CONFIG_OMAP3_PANDORA 1 /* working with pandora */ 322be2c6ccSDirk Behme 33cae377b5SVaibhav Hiremath #define CONFIG_SDRC /* The chip has SDRC controller */ 34cae377b5SVaibhav Hiremath 352be2c6ccSDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 362be2c6ccSDirk Behme #include <asm/arch/omap3.h> 372be2c6ccSDirk Behme 386a6b62e3SSanjeev Premi /* 396a6b62e3SSanjeev Premi * Display CPU and Board information 406a6b62e3SSanjeev Premi */ 416a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 426a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 436a6b62e3SSanjeev Premi 442be2c6ccSDirk Behme /* Clock Defines */ 452be2c6ccSDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 462be2c6ccSDirk Behme #define V_SCLK (V_OSCK >> 1) 472be2c6ccSDirk Behme 482be2c6ccSDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 492be2c6ccSDirk Behme #define CONFIG_MISC_INIT_R 502be2c6ccSDirk Behme 512be2c6ccSDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 522be2c6ccSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 532be2c6ccSDirk Behme #define CONFIG_INITRD_TAG 1 542be2c6ccSDirk Behme #define CONFIG_REVISION_TAG 1 552be2c6ccSDirk Behme 562fa8ca98SGrant Likely #define CONFIG_OF_LIBFDT 1 572fa8ca98SGrant Likely 582be2c6ccSDirk Behme /* 592be2c6ccSDirk Behme * Size of malloc() pool 602be2c6ccSDirk Behme */ 619c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 6273225245SGrazvydas Ignotas #define CONFIG_SYS_MALLOC_LEN (1024 * 1024 + CONFIG_ENV_SIZE) 632be2c6ccSDirk Behme 642be2c6ccSDirk Behme /* 652be2c6ccSDirk Behme * Hardware drivers 662be2c6ccSDirk Behme */ 672be2c6ccSDirk Behme 6873225245SGrazvydas Ignotas #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 6973225245SGrazvydas Ignotas #define CONFIG_SYS_DEVICE_NULLDEV 1 7073225245SGrazvydas Ignotas 7173225245SGrazvydas Ignotas /* USB */ 7273225245SGrazvydas Ignotas #define CONFIG_MUSB_UDC 1 7373225245SGrazvydas Ignotas #define CONFIG_USB_OMAP3 1 7473225245SGrazvydas Ignotas #define CONFIG_TWL4030_USB 1 7573225245SGrazvydas Ignotas 7673225245SGrazvydas Ignotas /* USB device configuration */ 7773225245SGrazvydas Ignotas #define CONFIG_USB_DEVICE 1 7873225245SGrazvydas Ignotas #define CONFIG_USB_TTY 1 7973225245SGrazvydas Ignotas 802be2c6ccSDirk Behme /* 812be2c6ccSDirk Behme * NS16550 Configuration 822be2c6ccSDirk Behme */ 832be2c6ccSDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 842be2c6ccSDirk Behme 852be2c6ccSDirk Behme #define CONFIG_SYS_NS16550 862be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_SERIAL 872be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 882be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 892be2c6ccSDirk Behme 902be2c6ccSDirk Behme /* 912be2c6ccSDirk Behme * select serial console configuration 922be2c6ccSDirk Behme */ 932be2c6ccSDirk Behme #define CONFIG_CONS_INDEX 3 942be2c6ccSDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 952be2c6ccSDirk Behme #define CONFIG_SERIAL3 3 962be2c6ccSDirk Behme 972be2c6ccSDirk Behme /* allow to overwrite serial and ethaddr */ 982be2c6ccSDirk Behme #define CONFIG_ENV_OVERWRITE 992be2c6ccSDirk Behme #define CONFIG_BAUDRATE 115200 1002be2c6ccSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \ 1012be2c6ccSDirk Behme 115200} 10286c5c544STom Rini #define CONFIG_GENERIC_MMC 1 1032be2c6ccSDirk Behme #define CONFIG_MMC 1 10486c5c544STom Rini #define CONFIG_OMAP_HSMMC 1 1052be2c6ccSDirk Behme #define CONFIG_DOS_PARTITION 1 1062be2c6ccSDirk Behme 1072be2c6ccSDirk Behme /* commands to include */ 1082be2c6ccSDirk Behme #include <config_cmd_default.h> 1092be2c6ccSDirk Behme 1102be2c6ccSDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 1112be2c6ccSDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 1122be2c6ccSDirk Behme 1132be2c6ccSDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 1142be2c6ccSDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 1152be2c6ccSDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 11673225245SGrazvydas Ignotas #define CONFIG_CMD_CACHE /* Cache control */ 1172be2c6ccSDirk Behme 1182be2c6ccSDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 1192be2c6ccSDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1202be2c6ccSDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 1212be2c6ccSDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 1222be2c6ccSDirk Behme #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1232be2c6ccSDirk Behme #undef CONFIG_CMD_NFS /* NFS support */ 1242be2c6ccSDirk Behme 1252be2c6ccSDirk Behme #define CONFIG_SYS_NO_FLASH 1260297ec7eSTom Rix #define CONFIG_HARD_I2C 1 1272be2c6ccSDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 1282be2c6ccSDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 1292be2c6ccSDirk Behme #define CONFIG_SYS_I2C_BUS 0 1302be2c6ccSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 1312be2c6ccSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 1322be2c6ccSDirk Behme 1332be2c6ccSDirk Behme /* 1342c155130STom Rix * TWL4030 1352c155130STom Rix */ 1362c155130STom Rix #define CONFIG_TWL4030_POWER 1 1372c155130STom Rix #define CONFIG_TWL4030_LED 1 1382c155130STom Rix 1392c155130STom Rix /* 1402be2c6ccSDirk Behme * Board NAND Info. 1412be2c6ccSDirk Behme */ 1422be2c6ccSDirk Behme #define CONFIG_NAND_OMAP_GPMC 1432be2c6ccSDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1442be2c6ccSDirk Behme /* to access nand */ 1452be2c6ccSDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1462be2c6ccSDirk Behme /* to access nand */ 1472be2c6ccSDirk Behme /* at CS0 */ 1482be2c6ccSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1492be2c6ccSDirk Behme 1502be2c6ccSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1512be2c6ccSDirk Behme /* devices */ 15273225245SGrazvydas Ignotas 15373225245SGrazvydas Ignotas #ifdef CONFIG_CMD_NAND 15473225245SGrazvydas Ignotas #define CONFIG_CMD_MTDPARTS 15573225245SGrazvydas Ignotas #define CONFIG_MTD_PARTITIONS 15673225245SGrazvydas Ignotas #define CONFIG_MTD_DEVICE 15773225245SGrazvydas Ignotas #define CONFIG_CMD_UBI 15873225245SGrazvydas Ignotas #define CONFIG_CMD_UBIFS 15973225245SGrazvydas Ignotas #define CONFIG_RBTREE 16073225245SGrazvydas Ignotas #define CONFIG_LZO 16173225245SGrazvydas Ignotas 16273225245SGrazvydas Ignotas #define MTDIDS_DEFAULT "nand0=nand" 16373225245SGrazvydas Ignotas #define MTDPARTS_DEFAULT "mtdparts=nand:512k(xloader),"\ 16473225245SGrazvydas Ignotas "1920k(uboot),128k(uboot-env),"\ 16573225245SGrazvydas Ignotas "10m(boot),-(rootfs)" 16673225245SGrazvydas Ignotas #else 16773225245SGrazvydas Ignotas #define MTDPARTS_DEFAULT 16873225245SGrazvydas Ignotas #endif 1692be2c6ccSDirk Behme 1702be2c6ccSDirk Behme /* Environment information */ 1712be2c6ccSDirk Behme #define CONFIG_BOOTDELAY 1 1722be2c6ccSDirk Behme 1732be2c6ccSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 17473225245SGrazvydas Ignotas "usbtty=cdc_acm\0" \ 1752be2c6ccSDirk Behme "loadaddr=0x82000000\0" \ 17673225245SGrazvydas Ignotas "bootargs=ubi.mtd=4 ubi.mtd=3 root=ubi0:rootfs rootfstype=ubifs " \ 177*9baa37b1SGrazvydas Ignotas "rw rootflags=bulk_read vram=6272K omapfb.vram=0:3000K\0" \ 17873225245SGrazvydas Ignotas "mtdparts=" MTDPARTS_DEFAULT "\0" \ 1792be2c6ccSDirk Behme 1802be2c6ccSDirk Behme #define CONFIG_BOOTCOMMAND \ 18186c5c544STom Rini "if mmc rescan && fatload mmc1 0 ${loadaddr} autoboot.scr || " \ 18273225245SGrazvydas Ignotas "ext2load mmc1 0 ${loadaddr} autoboot.scr; then " \ 18373225245SGrazvydas Ignotas "source ${loadaddr}; " \ 1842be2c6ccSDirk Behme "fi; " \ 18573225245SGrazvydas Ignotas "ubi part boot && ubifsmount boot && ubifsload ${loadaddr} uImage && bootm ${loadaddr}" 1862be2c6ccSDirk Behme 1872be2c6ccSDirk Behme #define CONFIG_AUTO_COMPLETE 1 1882be2c6ccSDirk Behme /* 1892be2c6ccSDirk Behme * Miscellaneous configurable options 1902be2c6ccSDirk Behme */ 1912be2c6ccSDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1922be2c6ccSDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 1932be2c6ccSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 1941270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT "Pandora # " 195f62b1257SVaibhav Hiremath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 1962be2c6ccSDirk Behme /* Print Buffer Size */ 1972be2c6ccSDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 1982be2c6ccSDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 1992be2c6ccSDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 2002be2c6ccSDirk Behme /* args */ 2012be2c6ccSDirk Behme /* Boot Argument Buffer Size */ 2022be2c6ccSDirk Behme #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 2032be2c6ccSDirk Behme /* memtest works on */ 2042be2c6ccSDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 2052be2c6ccSDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 2062be2c6ccSDirk Behme 0x01F00000) /* 31MB */ 2072be2c6ccSDirk Behme 2082be2c6ccSDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 2092be2c6ccSDirk Behme /* address */ 2102be2c6ccSDirk Behme 2112be2c6ccSDirk Behme /* 212d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 213d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 214d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 2152be2c6ccSDirk Behme */ 216d3a513c2SManikandan Pillai #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 217d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 218d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ 1000 2192be2c6ccSDirk Behme 2202be2c6ccSDirk Behme /*----------------------------------------------------------------------- 2212be2c6ccSDirk Behme * Stack sizes 2222be2c6ccSDirk Behme * 2232be2c6ccSDirk Behme * The stack sizes are set up in start.S using the settings below 2242be2c6ccSDirk Behme */ 2259c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */ 2262be2c6ccSDirk Behme 2272be2c6ccSDirk Behme /*----------------------------------------------------------------------- 2282be2c6ccSDirk Behme * Physical Memory Map 2292be2c6ccSDirk Behme */ 2302be2c6ccSDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2312be2c6ccSDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2329c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */ 2332be2c6ccSDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2342be2c6ccSDirk Behme 23523df4f69SGrazvydas Ignotas #define CONFIG_SYS_TEXT_BASE 0x80008000 23623df4f69SGrazvydas Ignotas #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 23723df4f69SGrazvydas Ignotas #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 23823df4f69SGrazvydas Ignotas #define CONFIG_SYS_INIT_RAM_SIZE 0x800 23923df4f69SGrazvydas Ignotas #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 24023df4f69SGrazvydas Ignotas CONFIG_SYS_INIT_RAM_SIZE - \ 24123df4f69SGrazvydas Ignotas GENERATED_GBL_DATA_SIZE) 24223df4f69SGrazvydas Ignotas 2432be2c6ccSDirk Behme /*----------------------------------------------------------------------- 2442be2c6ccSDirk Behme * FLASH and environment organization 2452be2c6ccSDirk Behme */ 2462be2c6ccSDirk Behme 2472be2c6ccSDirk Behme /* **** PISMO SUPPORT *** */ 2482be2c6ccSDirk Behme 2492be2c6ccSDirk Behme /* Configure the PISMO */ 2502be2c6ccSDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 2512be2c6ccSDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 2522be2c6ccSDirk Behme 2539c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 2542be2c6ccSDirk Behme 2556cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND) 2566cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 2576cbec7b3SLuca Ceresoli #endif 2582be2c6ccSDirk Behme 2592be2c6ccSDirk Behme /* Monitor at start of flash */ 2602be2c6ccSDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 2612be2c6ccSDirk Behme 2622be2c6ccSDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 26373225245SGrazvydas Ignotas #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 2642be2c6ccSDirk Behme 2656cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 2666cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 2672be2c6ccSDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 2682be2c6ccSDirk Behme 2698e40852fSAneesh V #define CONFIG_SYS_CACHELINE_SIZE 64 2708e40852fSAneesh V 2712be2c6ccSDirk Behme #endif /* __CONFIG_H */ 272