19d0fc811SDirk Behme /* 29d0fc811SDirk Behme * Configuration settings for the Gumstix Overo board. 39d0fc811SDirk Behme * 49d0fc811SDirk Behme * This program is free software; you can redistribute it and/or 59d0fc811SDirk Behme * modify it under the terms of the GNU General Public License as 69d0fc811SDirk Behme * published by the Free Software Foundation; either version 2 of 79d0fc811SDirk Behme * the License, or (at your option) any later version. 89d0fc811SDirk Behme * 99d0fc811SDirk Behme * This program is distributed in the hope that it will be useful, 109d0fc811SDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 119d0fc811SDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 129d0fc811SDirk Behme * GNU General Public License for more details. 139d0fc811SDirk Behme * 149d0fc811SDirk Behme * You should have received a copy of the GNU General Public License 159d0fc811SDirk Behme * along with this program; if not, write to the Free Software 169d0fc811SDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 179d0fc811SDirk Behme * MA 02111-1307 USA 189d0fc811SDirk Behme */ 199d0fc811SDirk Behme 209d0fc811SDirk Behme #ifndef __CONFIG_H 219d0fc811SDirk Behme #define __CONFIG_H 229d0fc811SDirk Behme #include <asm/sizes.h> 239d0fc811SDirk Behme 249d0fc811SDirk Behme /* 259d0fc811SDirk Behme * High Level Configuration Options 269d0fc811SDirk Behme */ 279d0fc811SDirk Behme #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */ 289d0fc811SDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 299d0fc811SDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 309d0fc811SDirk Behme #define CONFIG_OMAP3430 1 /* which is in a 3430 */ 319d0fc811SDirk Behme #define CONFIG_OMAP3_OVERO 1 /* working with overo */ 329d0fc811SDirk Behme 339d0fc811SDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 349d0fc811SDirk Behme #include <asm/arch/omap3.h> 359d0fc811SDirk Behme 366a6b62e3SSanjeev Premi /* 376a6b62e3SSanjeev Premi * Display CPU and Board information 386a6b62e3SSanjeev Premi */ 396a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 406a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 416a6b62e3SSanjeev Premi 429d0fc811SDirk Behme /* Clock Defines */ 439d0fc811SDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 449d0fc811SDirk Behme #define V_SCLK (V_OSCK >> 1) 459d0fc811SDirk Behme 469d0fc811SDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 479d0fc811SDirk Behme #define CONFIG_MISC_INIT_R 489d0fc811SDirk Behme 499d0fc811SDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 509d0fc811SDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 519d0fc811SDirk Behme #define CONFIG_INITRD_TAG 1 529d0fc811SDirk Behme #define CONFIG_REVISION_TAG 1 539d0fc811SDirk Behme 549d0fc811SDirk Behme /* 559d0fc811SDirk Behme * Size of malloc() pool 569d0fc811SDirk Behme */ 579d0fc811SDirk Behme #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */ 589d0fc811SDirk Behme /* Sector */ 599d0fc811SDirk Behme #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K) 609d0fc811SDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */ 619d0fc811SDirk Behme /* initial data */ 629d0fc811SDirk Behme 639d0fc811SDirk Behme /* 649d0fc811SDirk Behme * Hardware drivers 659d0fc811SDirk Behme */ 669d0fc811SDirk Behme 679d0fc811SDirk Behme /* 689d0fc811SDirk Behme * NS16550 Configuration 699d0fc811SDirk Behme */ 709d0fc811SDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 719d0fc811SDirk Behme 729d0fc811SDirk Behme #define CONFIG_SYS_NS16550 739d0fc811SDirk Behme #define CONFIG_SYS_NS16550_SERIAL 749d0fc811SDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 759d0fc811SDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 769d0fc811SDirk Behme 779d0fc811SDirk Behme /* 789d0fc811SDirk Behme * select serial console configuration 799d0fc811SDirk Behme */ 809d0fc811SDirk Behme #define CONFIG_CONS_INDEX 3 819d0fc811SDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 829d0fc811SDirk Behme #define CONFIG_SERIAL3 3 839d0fc811SDirk Behme 849d0fc811SDirk Behme /* allow to overwrite serial and ethaddr */ 859d0fc811SDirk Behme #define CONFIG_ENV_OVERWRITE 869d0fc811SDirk Behme #define CONFIG_BAUDRATE 115200 879d0fc811SDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \ 889d0fc811SDirk Behme 115200} 899d0fc811SDirk Behme #define CONFIG_MMC 1 909d0fc811SDirk Behme #define CONFIG_OMAP3_MMC 1 919d0fc811SDirk Behme #define CONFIG_DOS_PARTITION 1 929d0fc811SDirk Behme 939d0fc811SDirk Behme /* commands to include */ 949d0fc811SDirk Behme #include <config_cmd_default.h> 959d0fc811SDirk Behme 969d0fc811SDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 979d0fc811SDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 989d0fc811SDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 999d0fc811SDirk Behme 1009d0fc811SDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 1019d0fc811SDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 1029d0fc811SDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 1039d0fc811SDirk Behme 1049d0fc811SDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 1059d0fc811SDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1069d0fc811SDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 1079d0fc811SDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 1089d0fc811SDirk Behme #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1099d0fc811SDirk Behme #undef CONFIG_CMD_NFS /* NFS support */ 1109d0fc811SDirk Behme 1119d0fc811SDirk Behme #define CONFIG_SYS_NO_FLASH 1129d0fc811SDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 1139d0fc811SDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 1149d0fc811SDirk Behme #define CONFIG_SYS_I2C_BUS 0 1159d0fc811SDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 1169d0fc811SDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 1179d0fc811SDirk Behme 1189d0fc811SDirk Behme /* 1199d0fc811SDirk Behme * Board NAND Info. 1209d0fc811SDirk Behme */ 1219d0fc811SDirk Behme #define CONFIG_NAND_OMAP_GPMC 1229d0fc811SDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1239d0fc811SDirk Behme /* to access nand */ 1249d0fc811SDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1259d0fc811SDirk Behme /* to access nand */ 1269d0fc811SDirk Behme /* at CS0 */ 1279d0fc811SDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1289d0fc811SDirk Behme 1299d0fc811SDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1309d0fc811SDirk Behme /* devices */ 1319d0fc811SDirk Behme #define CONFIG_JFFS2_NAND 1329d0fc811SDirk Behme /* nand device jffs2 lives on */ 1339d0fc811SDirk Behme #define CONFIG_JFFS2_DEV "nand0" 1349d0fc811SDirk Behme /* start of jffs2 partition */ 1359d0fc811SDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 1369d0fc811SDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 1379d0fc811SDirk Behme /* partition */ 1389d0fc811SDirk Behme 1399d0fc811SDirk Behme /* Environment information */ 1409d0fc811SDirk Behme #define CONFIG_BOOTDELAY 5 1419d0fc811SDirk Behme 1429d0fc811SDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 1439d0fc811SDirk Behme "loadaddr=0x82000000\0" \ 1449d0fc811SDirk Behme "console=ttyS2,115200n8\0" \ 1459d0fc811SDirk Behme "videomode=1024x768@60,vxres=1024,vyres=768\0" \ 1469d0fc811SDirk Behme "videospec=omapfb:vram:2M,vram:4M\0" \ 1479d0fc811SDirk Behme "mmcargs=setenv bootargs console=${console} " \ 1489d0fc811SDirk Behme "video=${videospec},mode:${videomode} " \ 1499d0fc811SDirk Behme "root=/dev/mmcblk0p2 rw " \ 1509d0fc811SDirk Behme "rootfstype=ext3 rootwait\0" \ 1519d0fc811SDirk Behme "nandargs=setenv bootargs console=${console} " \ 1529d0fc811SDirk Behme "video=${videospec},mode:${videomode} " \ 1539d0fc811SDirk Behme "root=/dev/mtdblock4 rw " \ 1549d0fc811SDirk Behme "rootfstype=jffs2\0" \ 1559d0fc811SDirk Behme "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 1569d0fc811SDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 15774de7aefSWolfgang Denk "source ${loadaddr}\0" \ 1589d0fc811SDirk Behme "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 1599d0fc811SDirk Behme "mmcboot=echo Booting from mmc ...; " \ 1609d0fc811SDirk Behme "run mmcargs; " \ 1619d0fc811SDirk Behme "bootm ${loadaddr}\0" \ 1629d0fc811SDirk Behme "nandboot=echo Booting from nand ...; " \ 1639d0fc811SDirk Behme "run nandargs; " \ 1649d0fc811SDirk Behme "nand read ${loadaddr} 280000 400000; " \ 1659d0fc811SDirk Behme "bootm ${loadaddr}\0" \ 1669d0fc811SDirk Behme 1679d0fc811SDirk Behme #define CONFIG_BOOTCOMMAND \ 1689d0fc811SDirk Behme "if mmc init; then " \ 1699d0fc811SDirk Behme "if run loadbootscript; then " \ 1709d0fc811SDirk Behme "run bootscript; " \ 1719d0fc811SDirk Behme "else " \ 1729d0fc811SDirk Behme "if run loaduimage; then " \ 1739d0fc811SDirk Behme "run mmcboot; " \ 1749d0fc811SDirk Behme "else run nandboot; " \ 1759d0fc811SDirk Behme "fi; " \ 1769d0fc811SDirk Behme "fi; " \ 1779d0fc811SDirk Behme "else run nandboot; fi" 1789d0fc811SDirk Behme 1799d0fc811SDirk Behme #define CONFIG_AUTO_COMPLETE 1 1809d0fc811SDirk Behme /* 1819d0fc811SDirk Behme * Miscellaneous configurable options 1829d0fc811SDirk Behme */ 1839d0fc811SDirk Behme #define V_PROMPT "Overo # " 1849d0fc811SDirk Behme 1859d0fc811SDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1869d0fc811SDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 1879d0fc811SDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 1889d0fc811SDirk Behme #define CONFIG_SYS_PROMPT V_PROMPT 1899d0fc811SDirk Behme #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1909d0fc811SDirk Behme /* Print Buffer Size */ 1919d0fc811SDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 1929d0fc811SDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 1939d0fc811SDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 1949d0fc811SDirk Behme /* args */ 1959d0fc811SDirk Behme /* Boot Argument Buffer Size */ 1969d0fc811SDirk Behme #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 1979d0fc811SDirk Behme /* memtest works on */ 1989d0fc811SDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 1999d0fc811SDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 2009d0fc811SDirk Behme 0x01F00000) /* 31MB */ 2019d0fc811SDirk Behme 2029d0fc811SDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 2039d0fc811SDirk Behme /* address */ 2049d0fc811SDirk Behme /* 205*d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 206*d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 207*d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 2089d0fc811SDirk Behme */ 209*d3a513c2SManikandan Pillai #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2 210*d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 211*d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ 1000 2129d0fc811SDirk Behme 2139d0fc811SDirk Behme /*----------------------------------------------------------------------- 2149d0fc811SDirk Behme * Stack sizes 2159d0fc811SDirk Behme * 2169d0fc811SDirk Behme * The stack sizes are set up in start.S using the settings below 2179d0fc811SDirk Behme */ 2189d0fc811SDirk Behme #define CONFIG_STACKSIZE SZ_128K /* regular stack */ 2199d0fc811SDirk Behme #ifdef CONFIG_USE_IRQ 2209d0fc811SDirk Behme #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */ 2219d0fc811SDirk Behme #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */ 2229d0fc811SDirk Behme #endif 2239d0fc811SDirk Behme 2249d0fc811SDirk Behme /*----------------------------------------------------------------------- 2259d0fc811SDirk Behme * Physical Memory Map 2269d0fc811SDirk Behme */ 2279d0fc811SDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2289d0fc811SDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2299d0fc811SDirk Behme #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */ 2309d0fc811SDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2319d0fc811SDirk Behme 2329d0fc811SDirk Behme /* SDRAM Bank Allocation method */ 2339d0fc811SDirk Behme #define SDRC_R_B_C 1 2349d0fc811SDirk Behme 2359d0fc811SDirk Behme /*----------------------------------------------------------------------- 2369d0fc811SDirk Behme * FLASH and environment organization 2379d0fc811SDirk Behme */ 2389d0fc811SDirk Behme 2399d0fc811SDirk Behme /* **** PISMO SUPPORT *** */ 2409d0fc811SDirk Behme 2419d0fc811SDirk Behme /* Configure the PISMO */ 2429d0fc811SDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 2439d0fc811SDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 2449d0fc811SDirk Behme 2459d0fc811SDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */ 2469d0fc811SDirk Behme /* one chip */ 2479d0fc811SDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 2489d0fc811SDirk Behme #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */ 2499d0fc811SDirk Behme 2509d0fc811SDirk Behme #define CONFIG_SYS_FLASH_BASE boot_flash_base 2519d0fc811SDirk Behme 2529d0fc811SDirk Behme /* Monitor at start of flash */ 2539d0fc811SDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 2549d0fc811SDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 2559d0fc811SDirk Behme 2569d0fc811SDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 2579d0fc811SDirk Behme #define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */ 2589d0fc811SDirk Behme #define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */ 2599d0fc811SDirk Behme 2609d0fc811SDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec 2619d0fc811SDirk Behme #define CONFIG_ENV_OFFSET boot_flash_off 2629d0fc811SDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 2639d0fc811SDirk Behme 2649d0fc811SDirk Behme /*----------------------------------------------------------------------- 2659d0fc811SDirk Behme * CFI FLASH driver setup 2669d0fc811SDirk Behme */ 2679d0fc811SDirk Behme /* timeout values are in ticks */ 2689d0fc811SDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 2699d0fc811SDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 2709d0fc811SDirk Behme 2719d0fc811SDirk Behme /* Flash banks JFFS2 should use */ 2729d0fc811SDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 2739d0fc811SDirk Behme CONFIG_SYS_MAX_NAND_DEVICE) 2749d0fc811SDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND 2759d0fc811SDirk Behme /* use flash_info[2] */ 2769d0fc811SDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 2779d0fc811SDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS 1 2789d0fc811SDirk Behme 2799d0fc811SDirk Behme #ifndef __ASSEMBLY__ 2809d0fc811SDirk Behme extern gpmc_csx_t *nand_cs_base; 2819d0fc811SDirk Behme extern gpmc_t *gpmc_cfg_base; 2829d0fc811SDirk Behme extern unsigned int boot_flash_base; 2839d0fc811SDirk Behme extern volatile unsigned int boot_flash_env_addr; 2849d0fc811SDirk Behme extern unsigned int boot_flash_off; 2859d0fc811SDirk Behme extern unsigned int boot_flash_sec; 2869d0fc811SDirk Behme extern unsigned int boot_flash_type; 2879d0fc811SDirk Behme #endif 2889d0fc811SDirk Behme 2899d0fc811SDirk Behme #endif /* __CONFIG_H */ 290