19d0fc811SDirk Behme /* 29d0fc811SDirk Behme * Configuration settings for the Gumstix Overo board. 39d0fc811SDirk Behme * 49d0fc811SDirk Behme * This program is free software; you can redistribute it and/or 59d0fc811SDirk Behme * modify it under the terms of the GNU General Public License as 69d0fc811SDirk Behme * published by the Free Software Foundation; either version 2 of 79d0fc811SDirk Behme * the License, or (at your option) any later version. 89d0fc811SDirk Behme * 99d0fc811SDirk Behme * This program is distributed in the hope that it will be useful, 109d0fc811SDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 119d0fc811SDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 129d0fc811SDirk Behme * GNU General Public License for more details. 139d0fc811SDirk Behme * 149d0fc811SDirk Behme * You should have received a copy of the GNU General Public License 159d0fc811SDirk Behme * along with this program; if not, write to the Free Software 169d0fc811SDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 179d0fc811SDirk Behme * MA 02111-1307 USA 189d0fc811SDirk Behme */ 199d0fc811SDirk Behme 209d0fc811SDirk Behme #ifndef __CONFIG_H 219d0fc811SDirk Behme #define __CONFIG_H 229d0fc811SDirk Behme #include <asm/sizes.h> 239d0fc811SDirk Behme 249d0fc811SDirk Behme /* 259d0fc811SDirk Behme * High Level Configuration Options 269d0fc811SDirk Behme */ 279d0fc811SDirk Behme #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */ 289d0fc811SDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 299d0fc811SDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 309d0fc811SDirk Behme #define CONFIG_OMAP3430 1 /* which is in a 3430 */ 319d0fc811SDirk Behme #define CONFIG_OMAP3_OVERO 1 /* working with overo */ 329d0fc811SDirk Behme 339d0fc811SDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 349d0fc811SDirk Behme #include <asm/arch/omap3.h> 359d0fc811SDirk Behme 369d0fc811SDirk Behme /* Clock Defines */ 379d0fc811SDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 389d0fc811SDirk Behme #define V_SCLK (V_OSCK >> 1) 399d0fc811SDirk Behme 409d0fc811SDirk Behme #undef CONFIG_USE_IRQ /* no support for IRQs */ 419d0fc811SDirk Behme #define CONFIG_MISC_INIT_R 429d0fc811SDirk Behme 439d0fc811SDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 449d0fc811SDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 459d0fc811SDirk Behme #define CONFIG_INITRD_TAG 1 469d0fc811SDirk Behme #define CONFIG_REVISION_TAG 1 479d0fc811SDirk Behme 489d0fc811SDirk Behme /* 499d0fc811SDirk Behme * Size of malloc() pool 509d0fc811SDirk Behme */ 519d0fc811SDirk Behme #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */ 529d0fc811SDirk Behme /* Sector */ 539d0fc811SDirk Behme #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K) 549d0fc811SDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */ 559d0fc811SDirk Behme /* initial data */ 569d0fc811SDirk Behme 579d0fc811SDirk Behme /* 589d0fc811SDirk Behme * Hardware drivers 599d0fc811SDirk Behme */ 609d0fc811SDirk Behme 619d0fc811SDirk Behme /* 629d0fc811SDirk Behme * NS16550 Configuration 639d0fc811SDirk Behme */ 649d0fc811SDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 659d0fc811SDirk Behme 669d0fc811SDirk Behme #define CONFIG_SYS_NS16550 679d0fc811SDirk Behme #define CONFIG_SYS_NS16550_SERIAL 689d0fc811SDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 699d0fc811SDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 709d0fc811SDirk Behme 719d0fc811SDirk Behme /* 729d0fc811SDirk Behme * select serial console configuration 739d0fc811SDirk Behme */ 749d0fc811SDirk Behme #define CONFIG_CONS_INDEX 3 759d0fc811SDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 769d0fc811SDirk Behme #define CONFIG_SERIAL3 3 779d0fc811SDirk Behme 789d0fc811SDirk Behme /* allow to overwrite serial and ethaddr */ 799d0fc811SDirk Behme #define CONFIG_ENV_OVERWRITE 809d0fc811SDirk Behme #define CONFIG_BAUDRATE 115200 819d0fc811SDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \ 829d0fc811SDirk Behme 115200} 839d0fc811SDirk Behme #define CONFIG_MMC 1 849d0fc811SDirk Behme #define CONFIG_OMAP3_MMC 1 859d0fc811SDirk Behme #define CONFIG_DOS_PARTITION 1 869d0fc811SDirk Behme 879d0fc811SDirk Behme /* commands to include */ 889d0fc811SDirk Behme #include <config_cmd_default.h> 899d0fc811SDirk Behme 909d0fc811SDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 919d0fc811SDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 929d0fc811SDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 939d0fc811SDirk Behme 949d0fc811SDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 959d0fc811SDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 969d0fc811SDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 979d0fc811SDirk Behme 989d0fc811SDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 999d0fc811SDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 1009d0fc811SDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 1019d0fc811SDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 1029d0fc811SDirk Behme #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1039d0fc811SDirk Behme #undef CONFIG_CMD_NFS /* NFS support */ 1049d0fc811SDirk Behme 1059d0fc811SDirk Behme #define CONFIG_SYS_NO_FLASH 1069d0fc811SDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 1079d0fc811SDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 1089d0fc811SDirk Behme #define CONFIG_SYS_I2C_BUS 0 1099d0fc811SDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT 1 1109d0fc811SDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 1119d0fc811SDirk Behme 1129d0fc811SDirk Behme /* 1139d0fc811SDirk Behme * Board NAND Info. 1149d0fc811SDirk Behme */ 1159d0fc811SDirk Behme #define CONFIG_NAND_OMAP_GPMC 1169d0fc811SDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 1179d0fc811SDirk Behme /* to access nand */ 1189d0fc811SDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 1199d0fc811SDirk Behme /* to access nand */ 1209d0fc811SDirk Behme /* at CS0 */ 1219d0fc811SDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 1229d0fc811SDirk Behme 1239d0fc811SDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 1249d0fc811SDirk Behme /* devices */ 1259d0fc811SDirk Behme #define SECTORSIZE 512 1269d0fc811SDirk Behme 1279d0fc811SDirk Behme #define NAND_ALLOW_ERASE_ALL 1289d0fc811SDirk Behme #define ADDR_COLUMN 1 1299d0fc811SDirk Behme #define ADDR_PAGE 2 1309d0fc811SDirk Behme #define ADDR_COLUMN_PAGE 3 1319d0fc811SDirk Behme 1329d0fc811SDirk Behme #define NAND_ChipID_UNKNOWN 0x00 1339d0fc811SDirk Behme #define NAND_MAX_FLOORS 1 1349d0fc811SDirk Behme #define NAND_MAX_CHIPS 1 1359d0fc811SDirk Behme #define NAND_NO_RB 1 1369d0fc811SDirk Behme #define CONFIG_SYS_NAND_WP 1379d0fc811SDirk Behme 1389d0fc811SDirk Behme #define CONFIG_JFFS2_NAND 1399d0fc811SDirk Behme /* nand device jffs2 lives on */ 1409d0fc811SDirk Behme #define CONFIG_JFFS2_DEV "nand0" 1419d0fc811SDirk Behme /* start of jffs2 partition */ 1429d0fc811SDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 1439d0fc811SDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 1449d0fc811SDirk Behme /* partition */ 1459d0fc811SDirk Behme 1469d0fc811SDirk Behme /* Environment information */ 1479d0fc811SDirk Behme #define CONFIG_BOOTDELAY 5 1489d0fc811SDirk Behme 1499d0fc811SDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 1509d0fc811SDirk Behme "loadaddr=0x82000000\0" \ 1519d0fc811SDirk Behme "console=ttyS2,115200n8\0" \ 1529d0fc811SDirk Behme "videomode=1024x768@60,vxres=1024,vyres=768\0" \ 1539d0fc811SDirk Behme "videospec=omapfb:vram:2M,vram:4M\0" \ 1549d0fc811SDirk Behme "mmcargs=setenv bootargs console=${console} " \ 1559d0fc811SDirk Behme "video=${videospec},mode:${videomode} " \ 1569d0fc811SDirk Behme "root=/dev/mmcblk0p2 rw " \ 1579d0fc811SDirk Behme "rootfstype=ext3 rootwait\0" \ 1589d0fc811SDirk Behme "nandargs=setenv bootargs console=${console} " \ 1599d0fc811SDirk Behme "video=${videospec},mode:${videomode} " \ 1609d0fc811SDirk Behme "root=/dev/mtdblock4 rw " \ 1619d0fc811SDirk Behme "rootfstype=jffs2\0" \ 1629d0fc811SDirk Behme "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \ 1639d0fc811SDirk Behme "bootscript=echo Running bootscript from mmc ...; " \ 164*74de7aefSWolfgang Denk "source ${loadaddr}\0" \ 1659d0fc811SDirk Behme "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \ 1669d0fc811SDirk Behme "mmcboot=echo Booting from mmc ...; " \ 1679d0fc811SDirk Behme "run mmcargs; " \ 1689d0fc811SDirk Behme "bootm ${loadaddr}\0" \ 1699d0fc811SDirk Behme "nandboot=echo Booting from nand ...; " \ 1709d0fc811SDirk Behme "run nandargs; " \ 1719d0fc811SDirk Behme "nand read ${loadaddr} 280000 400000; " \ 1729d0fc811SDirk Behme "bootm ${loadaddr}\0" \ 1739d0fc811SDirk Behme 1749d0fc811SDirk Behme #define CONFIG_BOOTCOMMAND \ 1759d0fc811SDirk Behme "if mmcinit; then " \ 1769d0fc811SDirk Behme "if run loadbootscript; then " \ 1779d0fc811SDirk Behme "run bootscript; " \ 1789d0fc811SDirk Behme "else " \ 1799d0fc811SDirk Behme "if run loaduimage; then " \ 1809d0fc811SDirk Behme "run mmcboot; " \ 1819d0fc811SDirk Behme "else run nandboot; " \ 1829d0fc811SDirk Behme "fi; " \ 1839d0fc811SDirk Behme "fi; " \ 1849d0fc811SDirk Behme "else run nandboot; fi" 1859d0fc811SDirk Behme 1869d0fc811SDirk Behme #define CONFIG_AUTO_COMPLETE 1 1879d0fc811SDirk Behme /* 1889d0fc811SDirk Behme * Miscellaneous configurable options 1899d0fc811SDirk Behme */ 1909d0fc811SDirk Behme #define V_PROMPT "Overo # " 1919d0fc811SDirk Behme 1929d0fc811SDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1939d0fc811SDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 1949d0fc811SDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 1959d0fc811SDirk Behme #define CONFIG_SYS_PROMPT V_PROMPT 1969d0fc811SDirk Behme #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1979d0fc811SDirk Behme /* Print Buffer Size */ 1989d0fc811SDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 1999d0fc811SDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 2009d0fc811SDirk Behme #define CONFIG_SYS_MAXARGS 16 /* max number of command */ 2019d0fc811SDirk Behme /* args */ 2029d0fc811SDirk Behme /* Boot Argument Buffer Size */ 2039d0fc811SDirk Behme #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 2049d0fc811SDirk Behme /* memtest works on */ 2059d0fc811SDirk Behme #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) 2069d0fc811SDirk Behme #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \ 2079d0fc811SDirk Behme 0x01F00000) /* 31MB */ 2089d0fc811SDirk Behme 2099d0fc811SDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */ 2109d0fc811SDirk Behme /* address */ 2119d0fc811SDirk Behme 2129d0fc811SDirk Behme /* 2139d0fc811SDirk Behme * 2430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by 2149d0fc811SDirk Behme * 32KHz clk, or from external sig. This rate is divided by a local divisor. 2159d0fc811SDirk Behme */ 2169d0fc811SDirk Behme #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 21781472d89SLadislav Michl #define CONFIG_SYS_PTV 7 /* 2^(PTV+1) */ 21881472d89SLadislav Michl #define CONFIG_SYS_HZ ((V_SCLK) / (2 << CONFIG_SYS_PTV)) 2199d0fc811SDirk Behme 2209d0fc811SDirk Behme /*----------------------------------------------------------------------- 2219d0fc811SDirk Behme * Stack sizes 2229d0fc811SDirk Behme * 2239d0fc811SDirk Behme * The stack sizes are set up in start.S using the settings below 2249d0fc811SDirk Behme */ 2259d0fc811SDirk Behme #define CONFIG_STACKSIZE SZ_128K /* regular stack */ 2269d0fc811SDirk Behme #ifdef CONFIG_USE_IRQ 2279d0fc811SDirk Behme #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */ 2289d0fc811SDirk Behme #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */ 2299d0fc811SDirk Behme #endif 2309d0fc811SDirk Behme 2319d0fc811SDirk Behme /*----------------------------------------------------------------------- 2329d0fc811SDirk Behme * Physical Memory Map 2339d0fc811SDirk Behme */ 2349d0fc811SDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 2359d0fc811SDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 2369d0fc811SDirk Behme #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */ 2379d0fc811SDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 2389d0fc811SDirk Behme 2399d0fc811SDirk Behme /* SDRAM Bank Allocation method */ 2409d0fc811SDirk Behme #define SDRC_R_B_C 1 2419d0fc811SDirk Behme 2429d0fc811SDirk Behme /*----------------------------------------------------------------------- 2439d0fc811SDirk Behme * FLASH and environment organization 2449d0fc811SDirk Behme */ 2459d0fc811SDirk Behme 2469d0fc811SDirk Behme /* **** PISMO SUPPORT *** */ 2479d0fc811SDirk Behme 2489d0fc811SDirk Behme /* Configure the PISMO */ 2499d0fc811SDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 2509d0fc811SDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 2519d0fc811SDirk Behme 2529d0fc811SDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */ 2539d0fc811SDirk Behme /* one chip */ 2549d0fc811SDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */ 2559d0fc811SDirk Behme #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */ 2569d0fc811SDirk Behme 2579d0fc811SDirk Behme #define CONFIG_SYS_FLASH_BASE boot_flash_base 2589d0fc811SDirk Behme 2599d0fc811SDirk Behme /* Monitor at start of flash */ 2609d0fc811SDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 2619d0fc811SDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 2629d0fc811SDirk Behme 2639d0fc811SDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 2649d0fc811SDirk Behme #define ONENAND_ENV_OFFSET 0x240000 /* environment starts here */ 2659d0fc811SDirk Behme #define SMNAND_ENV_OFFSET 0x240000 /* environment starts here */ 2669d0fc811SDirk Behme 2679d0fc811SDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec 2689d0fc811SDirk Behme #define CONFIG_ENV_OFFSET boot_flash_off 2699d0fc811SDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 2709d0fc811SDirk Behme 2719d0fc811SDirk Behme /*----------------------------------------------------------------------- 2729d0fc811SDirk Behme * CFI FLASH driver setup 2739d0fc811SDirk Behme */ 2749d0fc811SDirk Behme /* timeout values are in ticks */ 2759d0fc811SDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ) 2769d0fc811SDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ) 2779d0fc811SDirk Behme 2789d0fc811SDirk Behme /* Flash banks JFFS2 should use */ 2799d0fc811SDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \ 2809d0fc811SDirk Behme CONFIG_SYS_MAX_NAND_DEVICE) 2819d0fc811SDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND 2829d0fc811SDirk Behme /* use flash_info[2] */ 2839d0fc811SDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS 2849d0fc811SDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS 1 2859d0fc811SDirk Behme 2869d0fc811SDirk Behme #ifndef __ASSEMBLY__ 2879d0fc811SDirk Behme extern gpmc_csx_t *nand_cs_base; 2889d0fc811SDirk Behme extern gpmc_t *gpmc_cfg_base; 2899d0fc811SDirk Behme extern unsigned int boot_flash_base; 2909d0fc811SDirk Behme extern volatile unsigned int boot_flash_env_addr; 2919d0fc811SDirk Behme extern unsigned int boot_flash_off; 2929d0fc811SDirk Behme extern unsigned int boot_flash_sec; 2939d0fc811SDirk Behme extern unsigned int boot_flash_type; 2949d0fc811SDirk Behme #endif 2959d0fc811SDirk Behme 2969d0fc811SDirk Behme 2979d0fc811SDirk Behme #define WRITE_NAND_COMMAND(d, adr)\ 2989d0fc811SDirk Behme writel(d, &nand_cs_base->nand_cmd) 2999d0fc811SDirk Behme #define WRITE_NAND_ADDRESS(d, adr)\ 3009d0fc811SDirk Behme writel(d, &nand_cs_base->nand_adr) 3019d0fc811SDirk Behme #define WRITE_NAND(d, adr) writew(d, &nand_cs_base->nand_dat) 3029d0fc811SDirk Behme #define READ_NAND(adr) readl(&nand_cs_base->nand_dat) 3039d0fc811SDirk Behme 3049d0fc811SDirk Behme /* Other NAND Access APIs */ 3059d0fc811SDirk Behme #define NAND_WP_OFF() do {readl(&gpmc_cfg_base->config) |= GPMC_CONFIG_WP; } \ 3069d0fc811SDirk Behme while (0) 3079d0fc811SDirk Behme #define NAND_WP_ON() do {readl(&gpmc_cfg_base->config) &= ~GPMC_CONFIG_WP; } \ 3089d0fc811SDirk Behme while (0) 3099d0fc811SDirk Behme #define NAND_DISABLE_CE(nand) 3109d0fc811SDirk Behme #define NAND_ENABLE_CE(nand) 3119d0fc811SDirk Behme #define NAND_WAIT_READY(nand) udelay(10) 3129d0fc811SDirk Behme 3139d0fc811SDirk Behme #endif /* __CONFIG_H */ 314