xref: /rk3399_rockchip-uboot/include/configs/omap3_overo.h (revision 0f8d3eb902a497418fdb935236ff9219e2cea1be)
19d0fc811SDirk Behme /*
29d0fc811SDirk Behme  * Configuration settings for the Gumstix Overo board.
39d0fc811SDirk Behme  *
49d0fc811SDirk Behme  * This program is free software; you can redistribute it and/or
59d0fc811SDirk Behme  * modify it under the terms of the GNU General Public License as
69d0fc811SDirk Behme  * published by the Free Software Foundation; either version 2 of
79d0fc811SDirk Behme  * the License, or (at your option) any later version.
89d0fc811SDirk Behme  *
99d0fc811SDirk Behme  * This program is distributed in the hope that it will be useful,
109d0fc811SDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
119d0fc811SDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
129d0fc811SDirk Behme  * GNU General Public License for more details.
139d0fc811SDirk Behme  *
149d0fc811SDirk Behme  * You should have received a copy of the GNU General Public License
159d0fc811SDirk Behme  * along with this program; if not, write to the Free Software
16*0f8d3eb9SAndreas Müller  * Foundation, Inc.
179d0fc811SDirk Behme  */
189d0fc811SDirk Behme 
199d0fc811SDirk Behme #ifndef __CONFIG_H
209d0fc811SDirk Behme #define __CONFIG_H
219d0fc811SDirk Behme 
229d0fc811SDirk Behme /*
239d0fc811SDirk Behme  * High Level Configuration Options
249d0fc811SDirk Behme  */
25*0f8d3eb9SAndreas Müller #define CONFIG_OMAP				/* in a TI OMAP core */
26*0f8d3eb9SAndreas Müller #define CONFIG_OMAP34XX				/* which is a 34XX */
27*0f8d3eb9SAndreas Müller #define CONFIG_OMAP3_OVERO			/* working with overo */
289d0fc811SDirk Behme 
29cae377b5SVaibhav Hiremath #define CONFIG_SDRC				/* The chip has SDRC controller */
30cae377b5SVaibhav Hiremath 
319d0fc811SDirk Behme #include <asm/arch/cpu.h>			/* get chip and board defs */
329d0fc811SDirk Behme #include <asm/arch/omap3.h>
339d0fc811SDirk Behme 
346a6b62e3SSanjeev Premi /*
356a6b62e3SSanjeev Premi  * Display CPU and Board information
366a6b62e3SSanjeev Premi  */
37*0f8d3eb9SAndreas Müller #define CONFIG_DISPLAY_CPUINFO
38*0f8d3eb9SAndreas Müller #define CONFIG_DISPLAY_BOARDINFO
396a6b62e3SSanjeev Premi 
409d0fc811SDirk Behme /* Clock Defines */
419d0fc811SDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
429d0fc811SDirk Behme #define V_SCLK			(V_OSCK >> 1)
439d0fc811SDirk Behme 
449d0fc811SDirk Behme #undef CONFIG_USE_IRQ				/* no support for IRQs */
459d0fc811SDirk Behme #define CONFIG_MISC_INIT_R
469d0fc811SDirk Behme 
47*0f8d3eb9SAndreas Müller #define CONFIG_CMDLINE_TAG			/* enable passing of ATAGs */
48*0f8d3eb9SAndreas Müller #define CONFIG_SETUP_MEMORY_TAGS
49*0f8d3eb9SAndreas Müller #define CONFIG_INITRD_TAG
50*0f8d3eb9SAndreas Müller #define CONFIG_REVISION_TAG
519d0fc811SDirk Behme 
52*0f8d3eb9SAndreas Müller #define CONFIG_OF_LIBFDT
532fa8ca98SGrant Likely 
549d0fc811SDirk Behme /*
559d0fc811SDirk Behme  * Size of malloc() pool
569d0fc811SDirk Behme  */
579c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE		(128 << 10)	/* 128 KiB */
589d0fc811SDirk Behme 						/* Sector */
599c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + (128 << 10))
609d0fc811SDirk Behme 
619d0fc811SDirk Behme /*
629d0fc811SDirk Behme  * Hardware drivers
639d0fc811SDirk Behme  */
649d0fc811SDirk Behme 
659d0fc811SDirk Behme /*
669d0fc811SDirk Behme  * NS16550 Configuration
679d0fc811SDirk Behme  */
689d0fc811SDirk Behme #define V_NS16550_CLK		48000000	/* 48MHz (APLL96/2) */
699d0fc811SDirk Behme 
709d0fc811SDirk Behme #define CONFIG_SYS_NS16550
719d0fc811SDirk Behme #define CONFIG_SYS_NS16550_SERIAL
729d0fc811SDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
739d0fc811SDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
749d0fc811SDirk Behme 
759d0fc811SDirk Behme /*
769d0fc811SDirk Behme  * select serial console configuration
779d0fc811SDirk Behme  */
789d0fc811SDirk Behme #define CONFIG_CONS_INDEX		3
799d0fc811SDirk Behme #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
809d0fc811SDirk Behme #define CONFIG_SERIAL3			3
819d0fc811SDirk Behme 
829d0fc811SDirk Behme /* allow to overwrite serial and ethaddr */
839d0fc811SDirk Behme #define CONFIG_ENV_OVERWRITE
849d0fc811SDirk Behme #define CONFIG_BAUDRATE			115200
859d0fc811SDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600, \
869d0fc811SDirk Behme 					115200}
87*0f8d3eb9SAndreas Müller #define CONFIG_GENERIC_MMC
88*0f8d3eb9SAndreas Müller #define CONFIG_MMC
89*0f8d3eb9SAndreas Müller #define CONFIG_OMAP_HSMMC
90*0f8d3eb9SAndreas Müller #define CONFIG_DOS_PARTITION
919d0fc811SDirk Behme 
929d0fc811SDirk Behme /* commands to include */
939d0fc811SDirk Behme #include <config_cmd_default.h>
949d0fc811SDirk Behme 
9568b0fbf0SSteve Sakoman #define CONFIG_CMD_CACHE
969d0fc811SDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
979d0fc811SDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
989d0fc811SDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
999d0fc811SDirk Behme 
1009d0fc811SDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
1019d0fc811SDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
1029d0fc811SDirk Behme #define CONFIG_CMD_NAND		/* NAND support			*/
1039d0fc811SDirk Behme 
1049d0fc811SDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
1059d0fc811SDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
1069d0fc811SDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
1079d0fc811SDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
1089d0fc811SDirk Behme #undef CONFIG_CMD_NFS		/* NFS support			*/
109df382626SOlof Johansson #define CONFIG_CMD_NET		/* bootp, tftpboot, rarpboot	*/
1109d0fc811SDirk Behme 
1119d0fc811SDirk Behme #define CONFIG_SYS_NO_FLASH
112*0f8d3eb9SAndreas Müller #define CONFIG_HARD_I2C
1139d0fc811SDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
1149d0fc811SDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
115*0f8d3eb9SAndreas Müller #define CONFIG_I2C_MULTI_BUS
116*0f8d3eb9SAndreas Müller #define CONFIG_DRIVER_OMAP34XX_I2C
1179d0fc811SDirk Behme 
1189d0fc811SDirk Behme /*
1192c155130STom Rix  * TWL4030
1202c155130STom Rix  */
121*0f8d3eb9SAndreas Müller #define CONFIG_TWL4030_POWER
122*0f8d3eb9SAndreas Müller #define CONFIG_TWL4030_LED
1232c155130STom Rix 
1242c155130STom Rix /*
1259d0fc811SDirk Behme  * Board NAND Info.
1269d0fc811SDirk Behme  */
127*0f8d3eb9SAndreas Müller #define CONFIG_SYS_NAND_QUIET_TEST
1289d0fc811SDirk Behme #define CONFIG_NAND_OMAP_GPMC
1299d0fc811SDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
1309d0fc811SDirk Behme 							/* to access nand */
1319d0fc811SDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
1329d0fc811SDirk Behme 							/* to access nand */
1339d0fc811SDirk Behme 							/* at CS0 */
134*0f8d3eb9SAndreas Müller #define GPMC_NAND_ECC_LP_x16_LAYOUT
1359d0fc811SDirk Behme 
1369d0fc811SDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1	/* Max number of NAND */
1379d0fc811SDirk Behme 						/* devices */
1389d0fc811SDirk Behme #define CONFIG_JFFS2_NAND
1399d0fc811SDirk Behme /* nand device jffs2 lives on */
1409d0fc811SDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
1419d0fc811SDirk Behme /* start of jffs2 partition */
1429d0fc811SDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
1439d0fc811SDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
1449d0fc811SDirk Behme 							/* partition */
1459d0fc811SDirk Behme 
1469d0fc811SDirk Behme /* Environment information */
1479d0fc811SDirk Behme #define CONFIG_BOOTDELAY		5
1489d0fc811SDirk Behme 
1499d0fc811SDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
1509d0fc811SDirk Behme 	"loadaddr=0x82000000\0" \
15175b988a2SPhilip Balister 	"console=ttyO2,115200n8\0" \
1525af32460SSteve Sakoman 	"mpurate=500\0" \
153e6847dbaSPhilip Balister 	"optargs=\0" \
15413d2cb98SSteve Sakoman 	"vram=12M\0" \
15513d2cb98SSteve Sakoman 	"dvimode=1024x768MR-16@60\0" \
15613d2cb98SSteve Sakoman 	"defaultdisplay=dvi\0" \
157cd7c5726SSteve Sakoman 	"mmcdev=0\0" \
15813d2cb98SSteve Sakoman 	"mmcroot=/dev/mmcblk0p2 rw\0" \
15913d2cb98SSteve Sakoman 	"mmcrootfstype=ext3 rootwait\0" \
160254973e6SSteve Sakoman 	"nandroot=ubi0:rootfs ubi.mtd=4\0" \
161254973e6SSteve Sakoman 	"nandrootfstype=ubifs\0" \
1629d0fc811SDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
163e6847dbaSPhilip Balister 		"${optargs} " \
1645af32460SSteve Sakoman 		"mpurate=${mpurate} " \
16513d2cb98SSteve Sakoman 		"vram=${vram} " \
16613d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
16713d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
16813d2cb98SSteve Sakoman 		"root=${mmcroot} " \
16913d2cb98SSteve Sakoman 		"rootfstype=${mmcrootfstype}\0" \
1709d0fc811SDirk Behme 	"nandargs=setenv bootargs console=${console} " \
171e6847dbaSPhilip Balister 		"${optargs} " \
1725af32460SSteve Sakoman 		"mpurate=${mpurate} " \
17313d2cb98SSteve Sakoman 		"vram=${vram} " \
17413d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
17513d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
17613d2cb98SSteve Sakoman 		"root=${nandroot} " \
17713d2cb98SSteve Sakoman 		"rootfstype=${nandrootfstype}\0" \
178cd7c5726SSteve Sakoman 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
1799d0fc811SDirk Behme 	"bootscript=echo Running bootscript from mmc ...; " \
18074de7aefSWolfgang Denk 		"source ${loadaddr}\0" \
181cd7c5726SSteve Sakoman 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
1829d0fc811SDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
1839d0fc811SDirk Behme 		"run mmcargs; " \
1849d0fc811SDirk Behme 		"bootm ${loadaddr}\0" \
1859d0fc811SDirk Behme 	"nandboot=echo Booting from nand ...; " \
1869d0fc811SDirk Behme 		"run nandargs; " \
1879d0fc811SDirk Behme 		"nand read ${loadaddr} 280000 400000; " \
1889d0fc811SDirk Behme 		"bootm ${loadaddr}\0" \
1899d0fc811SDirk Behme 
1909d0fc811SDirk Behme #define CONFIG_BOOTCOMMAND \
191cd7c5726SSteve Sakoman 	"if mmc rescan ${mmcdev}; then " \
1929d0fc811SDirk Behme 		"if run loadbootscript; then " \
1939d0fc811SDirk Behme 			"run bootscript; " \
1949d0fc811SDirk Behme 		"else " \
1959d0fc811SDirk Behme 			"if run loaduimage; then " \
1969d0fc811SDirk Behme 				"run mmcboot; " \
1979d0fc811SDirk Behme 			"else run nandboot; " \
1989d0fc811SDirk Behme 			"fi; " \
1999d0fc811SDirk Behme 		"fi; " \
2009d0fc811SDirk Behme 	"else run nandboot; fi"
2019d0fc811SDirk Behme 
2029d0fc811SDirk Behme #define CONFIG_AUTO_COMPLETE	1
2039d0fc811SDirk Behme /*
2049d0fc811SDirk Behme  * Miscellaneous configurable options
2059d0fc811SDirk Behme  */
2069d0fc811SDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
2079d0fc811SDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
2089d0fc811SDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
2091270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT		"Overo # "
210f62b1257SVaibhav Hiremath #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
2119d0fc811SDirk Behme /* Print Buffer Size */
2129d0fc811SDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
2139d0fc811SDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
2149d0fc811SDirk Behme #define CONFIG_SYS_MAXARGS		16	/* max number of command */
2159d0fc811SDirk Behme 						/* args */
2169d0fc811SDirk Behme /* Boot Argument Buffer Size */
2179d0fc811SDirk Behme #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
2189d0fc811SDirk Behme /* memtest works on */
2199d0fc811SDirk Behme #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
2209d0fc811SDirk Behme #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
2219d0fc811SDirk Behme 					0x01F00000) /* 31MB */
2229d0fc811SDirk Behme 
2239d0fc811SDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0) /* default load */
2249d0fc811SDirk Behme 								/* address */
2259d0fc811SDirk Behme /*
226d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
227d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
228d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
2299d0fc811SDirk Behme  */
230d3a513c2SManikandan Pillai #define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
231d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
232d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
2339d0fc811SDirk Behme 
2349d0fc811SDirk Behme /*-----------------------------------------------------------------------
2359d0fc811SDirk Behme  * Stack sizes
2369d0fc811SDirk Behme  *
2379d0fc811SDirk Behme  * The stack sizes are set up in start.S using the settings below
2389d0fc811SDirk Behme  */
2399c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
2409d0fc811SDirk Behme 
2419d0fc811SDirk Behme /*-----------------------------------------------------------------------
2429d0fc811SDirk Behme  * Physical Memory Map
2439d0fc811SDirk Behme  */
2449d0fc811SDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
2459d0fc811SDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
2469d0fc811SDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
2479d0fc811SDirk Behme 
2489d0fc811SDirk Behme /*-----------------------------------------------------------------------
2499d0fc811SDirk Behme  * FLASH and environment organization
2509d0fc811SDirk Behme  */
2519d0fc811SDirk Behme 
2529d0fc811SDirk Behme /* **** PISMO SUPPORT *** */
2539d0fc811SDirk Behme 
2549d0fc811SDirk Behme /* Configure the PISMO */
2559d0fc811SDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
2569d0fc811SDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
2579d0fc811SDirk Behme 
2589c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
2599d0fc811SDirk Behme 
2606cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND)
2616cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE		PISMO1_NAND_BASE
2626cbec7b3SLuca Ceresoli #endif
2639d0fc811SDirk Behme 
2649d0fc811SDirk Behme /* Monitor at start of flash */
2659d0fc811SDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
2669d0fc811SDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
2679d0fc811SDirk Behme 
268*0f8d3eb9SAndreas Müller #define CONFIG_ENV_IS_IN_NAND
2699d0fc811SDirk Behme #define ONENAND_ENV_OFFSET		0x240000 /* environment starts here */
2709d0fc811SDirk Behme #define SMNAND_ENV_OFFSET		0x240000 /* environment starts here */
2719d0fc811SDirk Behme 
2726cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
2736cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
2749d0fc811SDirk Behme #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
2759d0fc811SDirk Behme 
276df382626SOlof Johansson #if defined(CONFIG_CMD_NET)
277df382626SOlof Johansson /*----------------------------------------------------------------------------
278df382626SOlof Johansson  * SMSC9211 Ethernet from SMSC9118 family
279df382626SOlof Johansson  *----------------------------------------------------------------------------
280df382626SOlof Johansson  */
281df382626SOlof Johansson 
282*0f8d3eb9SAndreas Müller #define CONFIG_SMC911X
283df382626SOlof Johansson #define CONFIG_SMC911X_32_BIT
284df382626SOlof Johansson #define CONFIG_SMC911X_BASE		0x2C000000
285df382626SOlof Johansson 
286df382626SOlof Johansson #endif /* (CONFIG_CMD_NET) */
287df382626SOlof Johansson 
2884d7d7bc3SSteve Sakoman #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
28931bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
29031bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_SIZE	0x800
29131bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
29231bfcf1cSSteve Sakoman 					 CONFIG_SYS_INIT_RAM_SIZE - \
29331bfcf1cSSteve Sakoman 					 GENERATED_GBL_DATA_SIZE)
2944d7d7bc3SSteve Sakoman 
2958e40852fSAneesh V #define CONFIG_SYS_CACHELINE_SIZE	64
2968e40852fSAneesh V 
2979d0fc811SDirk Behme #endif				/* __CONFIG_H */
298