xref: /rk3399_rockchip-uboot/include/configs/omap3_logic.h (revision 78d1e1d0a157c8b48ea19be6170b992745d30f38)
1 /*
2  * (C) Copyright 2011 Logic Product Development <www.logicpd.com>
3  *	Peter Barada <peter.barada@logicpd.com>
4  *
5  * Configuration settings for the Logic OMAP35x/DM37x SOM LV/Torpedo
6  * reference boards.
7  *
8  * SPDX-License-Identifier:	GPL-2.0+
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 /* High Level Configuration Options */
15 
16 #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
17 
18 /*
19  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
20  * 64 bytes before this address should be set aside for u-boot.img's
21  * header. That is 0x800FFFC0--0x80100000 should not be used for any
22  * other needs.  We use this rather than the inherited defines from
23  * ti_armv7_common.h for backwards compatibility.
24  */
25 #define CONFIG_SYS_TEXT_BASE		0x80100000
26 #define CONFIG_SPL_BSS_START_ADDR	0x80000000
27 #define CONFIG_SPL_BSS_MAX_SIZE		(512 << 10)	/* 512 KB */
28 #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
29 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
30 
31 #include <configs/ti_omap3_common.h>
32 
33 /* Override default SPL info to minimize empty space and allow BCH8 in SPL */
34 #undef CONFIG_SPL_TEXT_BASE
35 #undef CONFIG_SPL_MAX_SIZE
36 #define CONFIG_SPL_TEXT_BASE   0x40200000
37 #define CONFIG_SPL_MAX_SIZE    (64 * 1024)
38 
39 /* Display CPU and Board information */
40 
41 #define CONFIG_DISPLAY_CPUINFO
42 #define CONFIG_DISPLAY_BOARDINFO
43 #define CONFIG_BOARD_LATE_INIT
44 #define CONFIG_MISC_INIT_R		/* misc_init_r dumps the die id */
45 #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
46 #define CONFIG_SETUP_MEMORY_TAGS
47 #define CONFIG_INITRD_TAG
48 #define CONFIG_REVISION_TAG
49 #define CONFIG_CMDLINE_EDITING		/* cmd line edit/history */
50 #define CONFIG_ZERO_BOOTDELAY_CHECK	/* check keypress w/no delay */
51 
52 /* Hardware drivers */
53 
54 /* GPIO banks */
55 #define CONFIG_OMAP3_GPIO_6		/* GPIO160..191 is in GPIO bank 6 */
56 
57 #define CONFIG_USB_OMAP3
58 
59 /* select serial console configuration */
60 #undef CONFIG_CONS_INDEX
61 #define CONFIG_CONS_INDEX		1
62 #define CONFIG_SYS_NS16550_COM1		OMAP34XX_UART1
63 #define CONFIG_SERIAL1			1	/* UART1 on OMAP Logic boards */
64 
65 /* commands to include */
66 #define CONFIG_CMD_NAND
67 #define CONFIG_CMD_CACHE
68 #define CONFIG_CMD_EXT2
69 #define CONFIG_CMD_FAT
70 #define CONFIG_CMD_MTDPARTS
71 #define CONFIG_CMD_NAND_LOCK_UNLOCK	/* nand (un)lock commands	*/
72 
73 /* I2C */
74 #define CONFIG_SYS_I2C_OMAP34XX
75 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x50	/* EEPROM AT24C64      */
76 #define EXPANSION_EEPROM_I2C_BUS	2	/* I2C Bus for AT24C64 */
77 #define CONFIG_OMAP3_LOGIC_USE_NEW_PRODUCT_ID
78 
79 /* USB */
80 #define CONFIG_USB_MUSB_OMAP2PLUS
81 #define CONFIG_USB_MUSB_PIO_ONLY
82 #define CONFIG_USB_ETHER
83 #define CONFIG_USB_ETHER_RNDIS
84 #define CONFIG_USB_FUNCTION_FASTBOOT
85 #define CONFIG_CMD_FASTBOOT
86 #define CONFIG_ANDROID_BOOT_IMAGE
87 #define CONFIG_FASTBOOT_BUF_ADDR	CONFIG_SYS_LOAD_ADDR
88 #define CONFIG_FASTBOOT_BUF_SIZE	0x07000000
89 #define CONFIG_SYS_CACHELINE_SIZE	64
90 
91 /* TWL4030 */
92 #define CONFIG_TWL4030_PWM
93 #define CONFIG_TWL4030_USB
94 
95 /* Board NAND Info. */
96 #ifdef CONFIG_NAND
97 #define CONFIG_NAND_OMAP_GPMC
98 
99 #define CONFIG_CMD_UBI			/* UBI-formated MTD partition support */
100 #define CONFIG_CMD_UBIFS		/* Read-only UBI volume operations */
101 #define CONFIG_RBTREE			/* required by CONFIG_CMD_UBI */
102 #define CONFIG_LZO			/* required by CONFIG_CMD_UBIFS */
103 
104 #define CONFIG_SYS_NAND_ADDR		NAND_BASE /* physical address */
105 						  /* to access nand */
106 #define CONFIG_SYS_MAX_NAND_DEVICE	1	  /* Max number of */
107 						  /* NAND devices */
108 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
109 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
110 #define CONFIG_SYS_NAND_PAGE_COUNT	64
111 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
112 #define CONFIG_SYS_NAND_OOBSIZE		64
113 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
114 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	NAND_LARGE_BADBLOCK_POS
115 #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
116 					 13, 14, 16, 17, 18, 19, 20, 21, 22, \
117 					 23, 24, 25, 26, 27, 28, 30, 31, 32, \
118 					 33, 34, 35, 36, 37, 38, 39, 40, 41, \
119 					 42, 44, 45, 46, 47, 48, 49, 50, 51, \
120 					 52, 53, 54, 55, 56}
121 
122 #define CONFIG_SYS_NAND_ECCSIZE		512
123 #define CONFIG_SYS_NAND_ECCBYTES	13
124 #define CONFIG_NAND_OMAP_ECCSCHEME	OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
125 #define CONFIG_BCH
126 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
127 #define CONFIG_SYS_NAND_MAX_ECCPOS	56
128 #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
129 #define CONFIG_MTD_DEVICE		/* needed for mtdparts commands */
130 #define CONFIG_MTD_PARTITIONS		/* required for UBI partition support */
131 #define MTDIDS_DEFAULT			"nand0=omap2-nand.0"
132 #define MTDPARTS_DEFAULT		"mtdparts=omap2-nand.0:512k(MLO),"\
133 					"1920k(u-boot),128k(u-boot-env),"\
134 					"4m(kernel),-(fs)"
135 #endif
136 
137 /* Environment information */
138 
139 /*
140  * PREBOOT assumes the 4.3" display is attached.  User can interrupt
141  * and modify display variable to suit their needs.
142  */
143 #define CONFIG_PREBOOT \
144 	"echo ======================NOTICE============================;"\
145 	"echo \"The u-boot environment is not set.\";"			\
146 	"echo \"If using a display a valid display varible for your panel\";" \
147 	"echo \"needs to be set.\";"					\
148 	"echo \"Valid display options are:\";"				\
149 	"echo \"  2 == LQ121S1DG31     TFT SVGA    (12.1)  Sharp\";"	\
150 	"echo \"  3 == LQ036Q1DA01     TFT QVGA    (3.6)   Sharp w/ASIC\";" \
151 	"echo \"  5 == LQ064D343       TFT VGA     (6.4)   Sharp\";"	\
152 	"echo \"  7 == LQ10D368        TFT VGA     (10.4)  Sharp\";"	\
153 	"echo \" 15 == LQ043T1DG01     TFT WQVGA   (4.3)   Sharp (DEFAULT)\";" \
154 	"echo \" vga[-dvi or -hdmi]    LCD VGA     640x480\";"          \
155 	"echo \" svga[-dvi or -hdmi]   LCD SVGA    800x600\";"          \
156 	"echo \" xga[-dvi or -hdmi]    LCD XGA     1024x768\";"         \
157 	"echo \" 720p[-dvi or -hdmi]   LCD 720P    1280x720\";"         \
158 	"echo \"Defaulting to 4.3 LCD panel (display=15).\";"		\
159 	"setenv display 15;"						\
160 	"setenv preboot;"						\
161 	"nand unlock;"							\
162 	"saveenv;"
163 
164 #define CONFIG_EXTRA_ENV_SETTINGS \
165 	"loadaddr=0x81000000\0" \
166 	"uimage=uImage\0" \
167 	"zimage=zImage\0" \
168 	"mtdids=" MTDIDS_DEFAULT "\0"	\
169 	"mtdparts=" MTDPARTS_DEFAULT "\0" \
170 	"mmcdev=0\0" \
171 	"mmcroot=/dev/mmcblk0p2 rw\0" \
172 	"mmcrootfstype=ext4 rootwait\0" \
173 	"nandroot=ubi0:rootfs rw ubi.mtd=fs noinitrd\0" \
174 	"nandrootfstype=ubifs rootwait\0" \
175 	"autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
176 			"if run loadbootscript; then " \
177 				"run bootscript; " \
178 			"else " \
179 				"run defaultboot;" \
180 			"fi; " \
181 		"else run defaultboot; fi\0" \
182 	"defaultboot=run mmcramboot\0" \
183 	"consoledevice=ttyO0\0" \
184 	"display=15\0" \
185 	"setconsole=setenv console ${consoledevice},${baudrate}n8\0" \
186 	"dump_bootargs=echo 'Bootargs: '; echo $bootargs\0" \
187 	"rotation=0\0" \
188 	"vrfb_arg=if itest ${rotation} -ne 0; then " \
189 		"setenv bootargs ${bootargs} omapfb.vrfb=y " \
190 		"omapfb.rotate=${rotation}; " \
191 		"fi\0" \
192 	"optargs=ignore_loglevel early_printk no_console_suspend\0" \
193 	"addmtdparts=setenv bootargs ${bootargs} ${mtdparts}\0" \
194 	"common_bootargs=setenv bootargs ${bootargs} display=${display} " \
195 		"${optargs};" \
196 		"run addmtdparts; " \
197 		"run vrfb_arg\0" \
198 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
199 	"bootscript=echo 'Running bootscript from mmc ...'; " \
200 		"source ${loadaddr}\0" \
201 	"loaduimage=mmc rescan; " \
202 		"fatload mmc ${mmcdev} ${loadaddr} ${uimage}\0" \
203 	"loadzimage=mmc rescan; " \
204 		"fatload mmc ${mmcdev} ${loadaddr} ${zimage}\0" \
205 	"ramdisksize=64000\0" \
206 	"ramdiskaddr=0x82000000\0" \
207 	"ramdiskimage=rootfs.ext2.gz.uboot\0" \
208 	"loadramdisk=mmc rescan; " \
209 		"fatload mmc ${mmcdev} ${ramdiskaddr} ${ramdiskimage}\0" \
210 	"ramargs=run setconsole; setenv bootargs console=${console} " \
211 		"root=/dev/ram rw ramdisk_size=${ramdisksize}\0" \
212 	"mmcargs=run setconsole; setenv bootargs console=${console} " \
213 		"${optargs} " \
214 		"root=${mmcroot} " \
215 		"rootfstype=${mmcrootfstype}\0" \
216 	"nandargs=run setconsole; setenv bootargs console=${console} " \
217 		"${optargs} " \
218 		"root=${nandroot} " \
219 		"rootfstype=${nandrootfstype}\0" \
220 	"fdtaddr=0x86000000\0" \
221 	"loadfdtimage=mmc rescan; " \
222 		"fatload mmc ${mmcdev} ${fdtaddr} ${fdtimage}\0" \
223 	"mmcbootz=echo Booting with DT from mmc${mmcdev} ...; " \
224 		"run mmcargs; " \
225 		"run common_bootargs; " \
226 		"run dump_bootargs; " \
227 		"run loadzimage; " \
228 		"run loadfdtimage; " \
229 		"bootz ${loadaddr} - ${fdtaddr}\0" \
230 	"mmcramboot=echo 'Booting uImage kernel from mmc w/ramdisk...'; " \
231 		"run ramargs; " \
232 		"run common_bootargs; " \
233 		"run dump_bootargs; " \
234 		"run loaduimage; " \
235 		"run loadramdisk; " \
236 		"bootm ${loadaddr} ${ramdiskaddr}\0" \
237 	"mmcrambootz=echo 'Booting zImage kernel from mmc w/ramdisk...'; " \
238 		"run ramargs; " \
239 		"run common_bootargs; " \
240 		"run dump_bootargs; " \
241 		"run loadzimage; " \
242 		"run loadramdisk; " \
243 		"run loadfdtimage; " \
244 		"bootz ${loadaddr} ${ramdiskaddr} ${fdtaddr}\0; " \
245 	"tftpboot=echo 'Booting kernel/ramdisk rootfs from tftp...'; " \
246 		"run ramargs; " \
247 		"run common_bootargs; " \
248 		"run dump_bootargs; " \
249 		"tftpboot ${loadaddr} ${uimage}; " \
250 		"tftpboot ${ramdiskaddr} ${ramdiskimage}; " \
251 		"bootm ${loadaddr} ${ramdiskaddr}\0"
252 
253 #define CONFIG_BOOTCOMMAND \
254 	"run autoboot"
255 
256 /* Miscellaneous configurable options */
257 #define CONFIG_AUTO_COMPLETE
258 
259 /* memtest works on */
260 #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)
261 #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
262 					0x01F00000) /* 31MB */
263 
264 /* FLASH and environment organization */
265 
266 /* **** PISMO SUPPORT *** */
267 #if defined(CONFIG_CMD_NAND)
268 #define CONFIG_SYS_FLASH_BASE		NAND_BASE
269 #elif defined(CONFIG_CMD_ONENAND)
270 #define CONFIG_SYS_FLASH_BASE		ONENAND_MAP
271 #endif
272 
273 /* Monitor at start of flash */
274 #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
275 
276 #define CONFIG_ENV_IS_IN_NAND		1
277 #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
278 #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
279 #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
280 
281 #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
282 #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
283 #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
284 
285 
286 /* SMSC922x Ethernet */
287 #if defined(CONFIG_CMD_NET)
288 #define CONFIG_SMC911X
289 #define CONFIG_SMC911X_32_BIT
290 #define CONFIG_SMC911X_BASE	0x08000000
291 #endif /* (CONFIG_CMD_NET) */
292 
293 /* Defines for SPL */
294 
295 #define CONFIG_SPL_OMAP3_ID_NAND
296 
297 /* NAND: SPL falcon mode configs */
298 #ifdef CONFIG_SPL_OS_BOOT
299 #define CONFIG_CMD_SPL_NAND_OFS		0x240000
300 #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS	0x280000
301 #define CONFIG_CMD_SPL_WRITE_SIZE	0x2000
302 #endif
303 
304 #endif /* __CONFIG_H */
305