xref: /rk3399_rockchip-uboot/include/configs/omap3_beagle.h (revision cf073e49bc3502be1b48a0e3faf0cde9edbb89db)
1f904cdbbSDirk Behme /*
2f904cdbbSDirk Behme  * (C) Copyright 2006-2008
3f904cdbbSDirk Behme  * Texas Instruments.
4f904cdbbSDirk Behme  * Richard Woodruff <r-woodruff2@ti.com>
5f904cdbbSDirk Behme  * Syed Mohammed Khasim <x0khasim@ti.com>
6f904cdbbSDirk Behme  *
7f904cdbbSDirk Behme  * Configuration settings for the TI OMAP3530 Beagle board.
8f904cdbbSDirk Behme  *
9f904cdbbSDirk Behme  * See file CREDITS for list of people who contributed to this
10f904cdbbSDirk Behme  * project.
11f904cdbbSDirk Behme  *
12f904cdbbSDirk Behme  * This program is free software; you can redistribute it and/or
13f904cdbbSDirk Behme  * modify it under the terms of the GNU General Public License as
14f904cdbbSDirk Behme  * published by the Free Software Foundation; either version 2 of
15f904cdbbSDirk Behme  * the License, or (at your option) any later version.
16f904cdbbSDirk Behme  *
17f904cdbbSDirk Behme  * This program is distributed in the hope that it will be useful,
18f904cdbbSDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19f904cdbbSDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
20f904cdbbSDirk Behme  * GNU General Public License for more details.
21f904cdbbSDirk Behme  *
22f904cdbbSDirk Behme  * You should have received a copy of the GNU General Public License
23f904cdbbSDirk Behme  * along with this program; if not, write to the Free Software
24f904cdbbSDirk Behme  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25f904cdbbSDirk Behme  * MA 02111-1307 USA
26f904cdbbSDirk Behme  */
27f904cdbbSDirk Behme 
28f904cdbbSDirk Behme #ifndef __CONFIG_H
29f904cdbbSDirk Behme #define __CONFIG_H
30f904cdbbSDirk Behme 
31f904cdbbSDirk Behme /*
32f904cdbbSDirk Behme  * High Level Configuration Options
33f904cdbbSDirk Behme  */
34f56348afSSteve Sakoman #define CONFIG_ARMV7		1	/* This is an ARM V7 CPU core */
35f904cdbbSDirk Behme #define CONFIG_OMAP		1	/* in a TI OMAP core */
36f904cdbbSDirk Behme #define CONFIG_OMAP34XX		1	/* which is a 34XX */
37f904cdbbSDirk Behme #define CONFIG_OMAP3430		1	/* which is in a 3430 */
38f904cdbbSDirk Behme #define CONFIG_OMAP3_BEAGLE	1	/* working with BEAGLE */
39f904cdbbSDirk Behme 
40cae377b5SVaibhav Hiremath #define CONFIG_SDRC	/* The chip has SDRC controller */
41cae377b5SVaibhav Hiremath 
42f904cdbbSDirk Behme #include <asm/arch/cpu.h>		/* get chip and board defs */
43f904cdbbSDirk Behme #include <asm/arch/omap3.h>
44f904cdbbSDirk Behme 
456a6b62e3SSanjeev Premi /*
466a6b62e3SSanjeev Premi  * Display CPU and Board information
476a6b62e3SSanjeev Premi  */
486a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO		1
496a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO	1
506a6b62e3SSanjeev Premi 
51f904cdbbSDirk Behme /* Clock Defines */
52f904cdbbSDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
53f904cdbbSDirk Behme #define V_SCLK			(V_OSCK >> 1)
54f904cdbbSDirk Behme 
55f904cdbbSDirk Behme #undef CONFIG_USE_IRQ				/* no support for IRQs */
56f904cdbbSDirk Behme #define CONFIG_MISC_INIT_R
57f904cdbbSDirk Behme 
58b485556bSJohn Rigby #define CONFIG_OF_LIBFDT		1
59b485556bSJohn Rigby /*
60b485556bSJohn Rigby  * The early kernel mapping on ARM currently only maps from the base of DRAM
61b485556bSJohn Rigby  * to the end of the kernel image.  The kernel is loaded at DRAM base + 0x8000.
62b485556bSJohn Rigby  * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
63b485556bSJohn Rigby  * so that leaves DRAM base to DRAM base + 0x4000 available.
64b485556bSJohn Rigby  */
65b485556bSJohn Rigby #define CONFIG_SYS_BOOTMAPSZ	        0x4000
66b485556bSJohn Rigby 
67f904cdbbSDirk Behme #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
68f904cdbbSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS	1
69f904cdbbSDirk Behme #define CONFIG_INITRD_TAG		1
70f904cdbbSDirk Behme #define CONFIG_REVISION_TAG		1
71f904cdbbSDirk Behme 
72f904cdbbSDirk Behme /*
73f904cdbbSDirk Behme  * Size of malloc() pool
74f904cdbbSDirk Behme  */
759c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
76f904cdbbSDirk Behme 						/* Sector */
779c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
78f904cdbbSDirk Behme 						/* initial data */
79f904cdbbSDirk Behme 
80f904cdbbSDirk Behme /*
81f904cdbbSDirk Behme  * Hardware drivers
82f904cdbbSDirk Behme  */
83f904cdbbSDirk Behme 
84f904cdbbSDirk Behme /*
85f904cdbbSDirk Behme  * NS16550 Configuration
86f904cdbbSDirk Behme  */
87f904cdbbSDirk Behme #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
88f904cdbbSDirk Behme 
89f904cdbbSDirk Behme #define CONFIG_SYS_NS16550
90f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_SERIAL
91f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
92f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
93f904cdbbSDirk Behme 
94f904cdbbSDirk Behme /*
95f904cdbbSDirk Behme  * select serial console configuration
96f904cdbbSDirk Behme  */
97f904cdbbSDirk Behme #define CONFIG_CONS_INDEX		3
98f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
99f904cdbbSDirk Behme #define CONFIG_SERIAL3			3	/* UART3 on Beagle Rev 2 */
100f904cdbbSDirk Behme 
101f904cdbbSDirk Behme /* allow to overwrite serial and ethaddr */
102f904cdbbSDirk Behme #define CONFIG_ENV_OVERWRITE
103f904cdbbSDirk Behme #define CONFIG_BAUDRATE			115200
104f904cdbbSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
105f904cdbbSDirk Behme 					115200}
1060cd31144SSteve Sakoman #define CONFIG_GENERIC_MMC		1
107f904cdbbSDirk Behme #define CONFIG_MMC			1
1080cd31144SSteve Sakoman #define CONFIG_OMAP_HSMMC		1
109f904cdbbSDirk Behme #define CONFIG_DOS_PARTITION		1
110f904cdbbSDirk Behme 
11170d8c944SJason Kridner /* Status LED */
11270d8c944SJason Kridner #define CONFIG_STATUS_LED		1
11370d8c944SJason Kridner #define CONFIG_BOARD_SPECIFIC_LED	1
11470d8c944SJason Kridner #define STATUS_LED_BIT			0x01
11570d8c944SJason Kridner #define STATUS_LED_STATE		STATUS_LED_ON
11670d8c944SJason Kridner #define STATUS_LED_PERIOD		(CONFIG_SYS_HZ / 2)
11770d8c944SJason Kridner #define STATUS_LED_BIT1			0x02
11870d8c944SJason Kridner #define STATUS_LED_STATE1		STATUS_LED_ON
11970d8c944SJason Kridner #define STATUS_LED_PERIOD1		(CONFIG_SYS_HZ / 2)
12070d8c944SJason Kridner #define STATUS_LED_BOOT			STATUS_LED_BIT
12170d8c944SJason Kridner #define STATUS_LED_GREEN		STATUS_LED_BIT1
12270d8c944SJason Kridner 
12330563a04SNishanth Menon /* DDR - I use Micron DDR */
12430563a04SNishanth Menon #define CONFIG_OMAP3_MICRON_DDR		1
12530563a04SNishanth Menon 
12625374bfbSTom Rix /* USB */
12725374bfbSTom Rix #define CONFIG_MUSB_UDC			1
12825374bfbSTom Rix #define CONFIG_USB_OMAP3		1
12925374bfbSTom Rix #define CONFIG_TWL4030_USB		1
13025374bfbSTom Rix 
13125374bfbSTom Rix /* USB device configuration */
13225374bfbSTom Rix #define CONFIG_USB_DEVICE		1
13325374bfbSTom Rix #define CONFIG_USB_TTY			1
13425374bfbSTom Rix #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
13525374bfbSTom Rix 
136f904cdbbSDirk Behme /* commands to include */
137f904cdbbSDirk Behme #include <config_cmd_default.h>
138f904cdbbSDirk Behme 
13995c6f6d3SHeiko Schocher #define CONFIG_CMD_CACHE
140f904cdbbSDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
141f904cdbbSDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
142f904cdbbSDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
143917cfc70SNishanth Menon #define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
144942556a9SStefan Roese #define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
145917cfc70SNishanth Menon #define MTDIDS_DEFAULT			"nand0=nand"
146917cfc70SNishanth Menon #define MTDPARTS_DEFAULT		"mtdparts=nand:512k(x-loader),"\
147917cfc70SNishanth Menon 					"1920k(u-boot),128k(u-boot-env),"\
148917cfc70SNishanth Menon 					"4m(kernel),-(fs)"
149f904cdbbSDirk Behme 
150f904cdbbSDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
151f904cdbbSDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
152f904cdbbSDirk Behme #define CONFIG_CMD_NAND		/* NAND support			*/
15370d8c944SJason Kridner #define CONFIG_CMD_LED		/* LED support			*/
154f904cdbbSDirk Behme 
155f904cdbbSDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
156f904cdbbSDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
157f904cdbbSDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
158f904cdbbSDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
159f904cdbbSDirk Behme #undef CONFIG_CMD_NET		/* bootp, tftpboot, rarpboot	*/
160f904cdbbSDirk Behme #undef CONFIG_CMD_NFS		/* NFS support			*/
161f904cdbbSDirk Behme 
162f904cdbbSDirk Behme #define CONFIG_SYS_NO_FLASH
1630297ec7eSTom Rix #define CONFIG_HARD_I2C			1
164f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
165f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
166f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS		0
167f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT	1
168ca5f80aeSKoen Kooi #define CONFIG_I2C_MULTI_BUS		1
169f904cdbbSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C	1
170f904cdbbSDirk Behme 
171f904cdbbSDirk Behme /*
1722c155130STom Rix  * TWL4030
1732c155130STom Rix  */
1742c155130STom Rix #define CONFIG_TWL4030_POWER		1
1752c155130STom Rix #define CONFIG_TWL4030_LED		1
1762c155130STom Rix 
1772c155130STom Rix /*
178f904cdbbSDirk Behme  * Board NAND Info.
179f904cdbbSDirk Behme  */
18060c23173SSteve Sakoman #define CONFIG_SYS_NAND_QUIET_TEST	1
181f904cdbbSDirk Behme #define CONFIG_NAND_OMAP_GPMC
182f904cdbbSDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
183f904cdbbSDirk Behme 							/* to access nand */
184f904cdbbSDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
185f904cdbbSDirk Behme 							/* to access nand at */
186f904cdbbSDirk Behme 							/* CS0 */
187f904cdbbSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
188f904cdbbSDirk Behme 
189f904cdbbSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
190f904cdbbSDirk Behme 							/* devices */
191f904cdbbSDirk Behme #define CONFIG_JFFS2_NAND
192f904cdbbSDirk Behme /* nand device jffs2 lives on */
193f904cdbbSDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
194f904cdbbSDirk Behme /* start of jffs2 partition */
195f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
196f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
197f904cdbbSDirk Behme 							/* partition */
198f904cdbbSDirk Behme 
199f904cdbbSDirk Behme /* Environment information */
200f904cdbbSDirk Behme #define CONFIG_BOOTDELAY		10
201f904cdbbSDirk Behme 
202f904cdbbSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
203f904cdbbSDirk Behme 	"loadaddr=0x82000000\0" \
20425374bfbSTom Rix 	"usbtty=cdc_acm\0" \
205f904cdbbSDirk Behme 	"console=ttyS2,115200n8\0" \
2065af32460SSteve Sakoman 	"mpurate=500\0" \
20713d2cb98SSteve Sakoman 	"vram=12M\0" \
20813d2cb98SSteve Sakoman 	"dvimode=1024x768MR-16@60\0" \
20913d2cb98SSteve Sakoman 	"defaultdisplay=dvi\0" \
2100cd31144SSteve Sakoman 	"mmcdev=0\0" \
21113d2cb98SSteve Sakoman 	"mmcroot=/dev/mmcblk0p2 rw\0" \
21213d2cb98SSteve Sakoman 	"mmcrootfstype=ext3 rootwait\0" \
21313d2cb98SSteve Sakoman 	"nandroot=/dev/mtdblock4 rw\0" \
21413d2cb98SSteve Sakoman 	"nandrootfstype=jffs2\0" \
215f904cdbbSDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
2165af32460SSteve Sakoman 		"mpurate=${mpurate} " \
21713d2cb98SSteve Sakoman 		"vram=${vram} " \
21813d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
21913d2cb98SSteve Sakoman 		"omapfb.debug=y " \
22013d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
22113d2cb98SSteve Sakoman 		"root=${mmcroot} " \
22213d2cb98SSteve Sakoman 		"rootfstype=${mmcrootfstype}\0" \
223f904cdbbSDirk Behme 	"nandargs=setenv bootargs console=${console} " \
2245af32460SSteve Sakoman 		"mpurate=${mpurate} " \
22513d2cb98SSteve Sakoman 		"vram=${vram} " \
22613d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
22713d2cb98SSteve Sakoman 		"omapfb.debug=y " \
22813d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
22913d2cb98SSteve Sakoman 		"root=${nandroot} " \
23013d2cb98SSteve Sakoman 		"rootfstype=${nandrootfstype}\0" \
231*cf073e49SAlexander Holler 	"loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \
232*cf073e49SAlexander Holler 	"importbootenv=echo Importing environment from mmc ...; " \
233*cf073e49SAlexander Holler 		"env import -t $loadaddr $filesize\0" \
2340cd31144SSteve Sakoman 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
235f904cdbbSDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
236f904cdbbSDirk Behme 		"run mmcargs; " \
237f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
238f904cdbbSDirk Behme 	"nandboot=echo Booting from nand ...; " \
239f904cdbbSDirk Behme 		"run nandargs; " \
240f904cdbbSDirk Behme 		"nand read ${loadaddr} 280000 400000; " \
241f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
242f904cdbbSDirk Behme 
243f904cdbbSDirk Behme #define CONFIG_BOOTCOMMAND \
2440cd31144SSteve Sakoman 	"if mmc rescan ${mmcdev}; then " \
245*cf073e49SAlexander Holler 		"echo SD/MMC found on device ${mmcdev};" \
246*cf073e49SAlexander Holler 		"if run loadbootenv; then " \
247*cf073e49SAlexander Holler 			"run importbootenv;" \
248*cf073e49SAlexander Holler 		"fi;" \
249*cf073e49SAlexander Holler 		"if test -n $uenvcmd; then " \
250*cf073e49SAlexander Holler 			"echo Running uenvcmd ...;" \
251*cf073e49SAlexander Holler 			"run uenvcmd;" \
252*cf073e49SAlexander Holler 		"fi;" \
253f904cdbbSDirk Behme 		"if run loaduimage; then " \
254f904cdbbSDirk Behme 			"run mmcboot;" \
255f904cdbbSDirk Behme 		"fi;" \
256f904cdbbSDirk Behme 	"fi;" \
257*cf073e49SAlexander Holler 	"run nandboot;" \
258f904cdbbSDirk Behme 
259f904cdbbSDirk Behme #define CONFIG_AUTO_COMPLETE		1
260f904cdbbSDirk Behme /*
261f904cdbbSDirk Behme  * Miscellaneous configurable options
262f904cdbbSDirk Behme  */
263f904cdbbSDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
264f904cdbbSDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
265f904cdbbSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
2661270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT		"OMAP3 beagleboard.org # "
267f904cdbbSDirk Behme #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
268f904cdbbSDirk Behme /* Print Buffer Size */
269f904cdbbSDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
270f904cdbbSDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
271f904cdbbSDirk Behme #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
272f904cdbbSDirk Behme /* Boot Argument Buffer Size */
273f904cdbbSDirk Behme #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
274f904cdbbSDirk Behme 
275f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
276f904cdbbSDirk Behme 								/* works on */
277f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
278f904cdbbSDirk Behme 					0x01F00000) /* 31MB */
279f904cdbbSDirk Behme 
280f904cdbbSDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
281f904cdbbSDirk Behme 							/* load address */
282f904cdbbSDirk Behme 
283f904cdbbSDirk Behme /*
284d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
285d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
286d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
287f904cdbbSDirk Behme  */
288f904cdbbSDirk Behme #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
289d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
290d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
291f904cdbbSDirk Behme 
292f904cdbbSDirk Behme /*-----------------------------------------------------------------------
293f904cdbbSDirk Behme  * Stack sizes
294f904cdbbSDirk Behme  *
295f904cdbbSDirk Behme  * The stack sizes are set up in start.S using the settings below
296f904cdbbSDirk Behme  */
2979c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
298f904cdbbSDirk Behme #ifdef CONFIG_USE_IRQ
2999c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ	(4 << 10)	/* IRQ stack 4 KiB */
3009c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ	(4 << 10)	/* FIQ stack 4 KiB */
301f904cdbbSDirk Behme #endif
302f904cdbbSDirk Behme 
303f904cdbbSDirk Behme /*-----------------------------------------------------------------------
304f904cdbbSDirk Behme  * Physical Memory Map
305f904cdbbSDirk Behme  */
306f904cdbbSDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
307f904cdbbSDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
3089c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
309f904cdbbSDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
310f904cdbbSDirk Behme 
311f904cdbbSDirk Behme /* SDRAM Bank Allocation method */
312f904cdbbSDirk Behme #define SDRC_R_B_C		1
313f904cdbbSDirk Behme 
314f904cdbbSDirk Behme /*-----------------------------------------------------------------------
315f904cdbbSDirk Behme  * FLASH and environment organization
316f904cdbbSDirk Behme  */
317f904cdbbSDirk Behme 
318f904cdbbSDirk Behme /* **** PISMO SUPPORT *** */
319f904cdbbSDirk Behme 
320f904cdbbSDirk Behme /* Configure the PISMO */
321f904cdbbSDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
322f904cdbbSDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
323f904cdbbSDirk Behme 
3249c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
325f904cdbbSDirk Behme 
326f904cdbbSDirk Behme #define CONFIG_SYS_FLASH_BASE		boot_flash_base
327f904cdbbSDirk Behme 
328f904cdbbSDirk Behme /* Monitor at start of flash */
329f904cdbbSDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
330f904cdbbSDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
331f904cdbbSDirk Behme 
332f904cdbbSDirk Behme #define CONFIG_ENV_IS_IN_NAND		1
333f904cdbbSDirk Behme #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
334f904cdbbSDirk Behme #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
335f904cdbbSDirk Behme 
336f904cdbbSDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE	boot_flash_sec
337f904cdbbSDirk Behme #define CONFIG_ENV_OFFSET		boot_flash_off
338f904cdbbSDirk Behme #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
339f904cdbbSDirk Behme 
340f904cdbbSDirk Behme #ifndef __ASSEMBLY__
341f904cdbbSDirk Behme extern unsigned int boot_flash_base;
342f904cdbbSDirk Behme extern volatile unsigned int boot_flash_env_addr;
343f904cdbbSDirk Behme extern unsigned int boot_flash_off;
344f904cdbbSDirk Behme extern unsigned int boot_flash_sec;
345f904cdbbSDirk Behme extern unsigned int boot_flash_type;
346f904cdbbSDirk Behme #endif
347f904cdbbSDirk Behme 
348561142afSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
34931bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
35031bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_SIZE	0x800
35131bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
35231bfcf1cSSteve Sakoman 					 CONFIG_SYS_INIT_RAM_SIZE - \
35331bfcf1cSSteve Sakoman 					 GENERATED_GBL_DATA_SIZE)
354561142afSHeiko Schocher 
35553736baaSDirk Behme #define CONFIG_OMAP3_SPI
35653736baaSDirk Behme 
357f904cdbbSDirk Behme #endif /* __CONFIG_H */
358