xref: /rk3399_rockchip-uboot/include/configs/omap3_beagle.h (revision b16603146ae2f02ecfa3a08a2aca7eaabbf58bb2)
1f904cdbbSDirk Behme /*
2f904cdbbSDirk Behme  * (C) Copyright 2006-2008
3f904cdbbSDirk Behme  * Texas Instruments.
4f904cdbbSDirk Behme  * Richard Woodruff <r-woodruff2@ti.com>
5f904cdbbSDirk Behme  * Syed Mohammed Khasim <x0khasim@ti.com>
6f904cdbbSDirk Behme  *
7f904cdbbSDirk Behme  * Configuration settings for the TI OMAP3530 Beagle board.
8f904cdbbSDirk Behme  *
9f904cdbbSDirk Behme  * See file CREDITS for list of people who contributed to this
10f904cdbbSDirk Behme  * project.
11f904cdbbSDirk Behme  *
12f904cdbbSDirk Behme  * This program is free software; you can redistribute it and/or
13f904cdbbSDirk Behme  * modify it under the terms of the GNU General Public License as
14f904cdbbSDirk Behme  * published by the Free Software Foundation; either version 2 of
15f904cdbbSDirk Behme  * the License, or (at your option) any later version.
16f904cdbbSDirk Behme  *
17f904cdbbSDirk Behme  * This program is distributed in the hope that it will be useful,
18f904cdbbSDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19f904cdbbSDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
20f904cdbbSDirk Behme  * GNU General Public License for more details.
21f904cdbbSDirk Behme  *
22f904cdbbSDirk Behme  * You should have received a copy of the GNU General Public License
23f904cdbbSDirk Behme  * along with this program; if not, write to the Free Software
24f904cdbbSDirk Behme  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25f904cdbbSDirk Behme  * MA 02111-1307 USA
26f904cdbbSDirk Behme  */
27f904cdbbSDirk Behme 
28f904cdbbSDirk Behme #ifndef __CONFIG_H
29f904cdbbSDirk Behme #define __CONFIG_H
30f904cdbbSDirk Behme 
31f904cdbbSDirk Behme /*
32f904cdbbSDirk Behme  * High Level Configuration Options
33f904cdbbSDirk Behme  */
34f904cdbbSDirk Behme #define CONFIG_OMAP		1	/* in a TI OMAP core */
35f904cdbbSDirk Behme #define CONFIG_OMAP34XX		1	/* which is a 34XX */
36f904cdbbSDirk Behme #define CONFIG_OMAP3430		1	/* which is in a 3430 */
37f904cdbbSDirk Behme #define CONFIG_OMAP3_BEAGLE	1	/* working with BEAGLE */
38f904cdbbSDirk Behme 
39cae377b5SVaibhav Hiremath #define CONFIG_SDRC	/* The chip has SDRC controller */
40cae377b5SVaibhav Hiremath 
41f904cdbbSDirk Behme #include <asm/arch/cpu.h>		/* get chip and board defs */
42f904cdbbSDirk Behme #include <asm/arch/omap3.h>
43f904cdbbSDirk Behme 
446a6b62e3SSanjeev Premi /*
456a6b62e3SSanjeev Premi  * Display CPU and Board information
466a6b62e3SSanjeev Premi  */
476a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO		1
486a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO	1
496a6b62e3SSanjeev Premi 
50f904cdbbSDirk Behme /* Clock Defines */
51f904cdbbSDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
52f904cdbbSDirk Behme #define V_SCLK			(V_OSCK >> 1)
53f904cdbbSDirk Behme 
54f904cdbbSDirk Behme #undef CONFIG_USE_IRQ				/* no support for IRQs */
55f904cdbbSDirk Behme #define CONFIG_MISC_INIT_R
56f904cdbbSDirk Behme 
57b485556bSJohn Rigby #define CONFIG_OF_LIBFDT		1
58b485556bSJohn Rigby 
59f904cdbbSDirk Behme #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
60f904cdbbSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS	1
61f904cdbbSDirk Behme #define CONFIG_INITRD_TAG		1
62f904cdbbSDirk Behme #define CONFIG_REVISION_TAG		1
63f904cdbbSDirk Behme 
64f904cdbbSDirk Behme /*
65f904cdbbSDirk Behme  * Size of malloc() pool
66f904cdbbSDirk Behme  */
679c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
68f904cdbbSDirk Behme 						/* Sector */
699c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
70f904cdbbSDirk Behme 
71f904cdbbSDirk Behme /*
72f904cdbbSDirk Behme  * Hardware drivers
73f904cdbbSDirk Behme  */
74f904cdbbSDirk Behme 
75f904cdbbSDirk Behme /*
76f904cdbbSDirk Behme  * NS16550 Configuration
77f904cdbbSDirk Behme  */
78f904cdbbSDirk Behme #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
79f904cdbbSDirk Behme 
80f904cdbbSDirk Behme #define CONFIG_SYS_NS16550
81f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_SERIAL
82f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
83f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
84f904cdbbSDirk Behme 
85f904cdbbSDirk Behme /*
86f904cdbbSDirk Behme  * select serial console configuration
87f904cdbbSDirk Behme  */
88f904cdbbSDirk Behme #define CONFIG_CONS_INDEX		3
89f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
90f904cdbbSDirk Behme #define CONFIG_SERIAL3			3	/* UART3 on Beagle Rev 2 */
91f904cdbbSDirk Behme 
92f904cdbbSDirk Behme /* allow to overwrite serial and ethaddr */
93f904cdbbSDirk Behme #define CONFIG_ENV_OVERWRITE
94f904cdbbSDirk Behme #define CONFIG_BAUDRATE			115200
95f904cdbbSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
96f904cdbbSDirk Behme 					115200}
970cd31144SSteve Sakoman #define CONFIG_GENERIC_MMC		1
98f904cdbbSDirk Behme #define CONFIG_MMC			1
990cd31144SSteve Sakoman #define CONFIG_OMAP_HSMMC		1
100f904cdbbSDirk Behme #define CONFIG_DOS_PARTITION		1
101f904cdbbSDirk Behme 
10270d8c944SJason Kridner /* Status LED */
10370d8c944SJason Kridner #define CONFIG_STATUS_LED		1
10470d8c944SJason Kridner #define CONFIG_BOARD_SPECIFIC_LED	1
10570d8c944SJason Kridner #define STATUS_LED_BIT			0x01
10670d8c944SJason Kridner #define STATUS_LED_STATE		STATUS_LED_ON
10770d8c944SJason Kridner #define STATUS_LED_PERIOD		(CONFIG_SYS_HZ / 2)
10870d8c944SJason Kridner #define STATUS_LED_BIT1			0x02
10970d8c944SJason Kridner #define STATUS_LED_STATE1		STATUS_LED_ON
11070d8c944SJason Kridner #define STATUS_LED_PERIOD1		(CONFIG_SYS_HZ / 2)
11170d8c944SJason Kridner #define STATUS_LED_BOOT			STATUS_LED_BIT
11270d8c944SJason Kridner #define STATUS_LED_GREEN		STATUS_LED_BIT1
11370d8c944SJason Kridner 
11430563a04SNishanth Menon /* DDR - I use Micron DDR */
11530563a04SNishanth Menon #define CONFIG_OMAP3_MICRON_DDR		1
11630563a04SNishanth Menon 
11725374bfbSTom Rix /* USB */
11825374bfbSTom Rix #define CONFIG_MUSB_UDC			1
11925374bfbSTom Rix #define CONFIG_USB_OMAP3		1
12025374bfbSTom Rix #define CONFIG_TWL4030_USB		1
12125374bfbSTom Rix 
12225374bfbSTom Rix /* USB device configuration */
12325374bfbSTom Rix #define CONFIG_USB_DEVICE		1
12425374bfbSTom Rix #define CONFIG_USB_TTY			1
12525374bfbSTom Rix #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
12625374bfbSTom Rix 
127d90859a6SAlexander Holler /* USB EHCI */
128d90859a6SAlexander Holler #define CONFIG_CMD_USB
129d90859a6SAlexander Holler #define CONFIG_USB_EHCI
130d90859a6SAlexander Holler #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
131d90859a6SAlexander Holler 
132f904cdbbSDirk Behme /* commands to include */
133f904cdbbSDirk Behme #include <config_cmd_default.h>
134f904cdbbSDirk Behme 
13595c6f6d3SHeiko Schocher #define CONFIG_CMD_CACHE
136f904cdbbSDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
137f904cdbbSDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
138f904cdbbSDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
139917cfc70SNishanth Menon #define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
140942556a9SStefan Roese #define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
141917cfc70SNishanth Menon #define MTDIDS_DEFAULT			"nand0=nand"
142917cfc70SNishanth Menon #define MTDPARTS_DEFAULT		"mtdparts=nand:512k(x-loader),"\
143917cfc70SNishanth Menon 					"1920k(u-boot),128k(u-boot-env),"\
144917cfc70SNishanth Menon 					"4m(kernel),-(fs)"
145f904cdbbSDirk Behme 
146f904cdbbSDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
147f904cdbbSDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
148d90859a6SAlexander Holler #define CONFIG_USB_STORAGE	/* USB storage support		*/
149f904cdbbSDirk Behme #define CONFIG_CMD_NAND		/* NAND support			*/
15070d8c944SJason Kridner #define CONFIG_CMD_LED		/* LED support			*/
151f904cdbbSDirk Behme 
152f904cdbbSDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
153f904cdbbSDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
154f904cdbbSDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
155f904cdbbSDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
156f904cdbbSDirk Behme #undef CONFIG_CMD_NET		/* bootp, tftpboot, rarpboot	*/
157f904cdbbSDirk Behme #undef CONFIG_CMD_NFS		/* NFS support			*/
158f904cdbbSDirk Behme 
159f904cdbbSDirk Behme #define CONFIG_SYS_NO_FLASH
1600297ec7eSTom Rix #define CONFIG_HARD_I2C			1
161f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
162f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
163f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS		0
164f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT	1
165ca5f80aeSKoen Kooi #define CONFIG_I2C_MULTI_BUS		1
166f904cdbbSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C	1
167f904cdbbSDirk Behme 
168f904cdbbSDirk Behme /*
1692c155130STom Rix  * TWL4030
1702c155130STom Rix  */
1712c155130STom Rix #define CONFIG_TWL4030_POWER		1
1722c155130STom Rix #define CONFIG_TWL4030_LED		1
1732c155130STom Rix 
1742c155130STom Rix /*
175f904cdbbSDirk Behme  * Board NAND Info.
176f904cdbbSDirk Behme  */
17760c23173SSteve Sakoman #define CONFIG_SYS_NAND_QUIET_TEST	1
178f904cdbbSDirk Behme #define CONFIG_NAND_OMAP_GPMC
179f904cdbbSDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
180f904cdbbSDirk Behme 							/* to access nand */
181f904cdbbSDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
182f904cdbbSDirk Behme 							/* to access nand at */
183f904cdbbSDirk Behme 							/* CS0 */
184f904cdbbSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
185f904cdbbSDirk Behme 
186f904cdbbSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
187f904cdbbSDirk Behme 							/* devices */
188f904cdbbSDirk Behme #define CONFIG_JFFS2_NAND
189f904cdbbSDirk Behme /* nand device jffs2 lives on */
190f904cdbbSDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
191f904cdbbSDirk Behme /* start of jffs2 partition */
192f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
193f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
194f904cdbbSDirk Behme 							/* partition */
195f904cdbbSDirk Behme 
196f904cdbbSDirk Behme /* Environment information */
197f904cdbbSDirk Behme #define CONFIG_BOOTDELAY		10
198f904cdbbSDirk Behme 
199f904cdbbSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
200f904cdbbSDirk Behme 	"loadaddr=0x82000000\0" \
20125374bfbSTom Rix 	"usbtty=cdc_acm\0" \
202f904cdbbSDirk Behme 	"console=ttyS2,115200n8\0" \
203f6e593bbSKoen Kooi 	"mpurate=auto\0" \
204*b1660314SKoen Kooi 	"buddy=none "\
20513d2cb98SSteve Sakoman 	"vram=12M\0" \
20613d2cb98SSteve Sakoman 	"dvimode=1024x768MR-16@60\0" \
20713d2cb98SSteve Sakoman 	"defaultdisplay=dvi\0" \
2080cd31144SSteve Sakoman 	"mmcdev=0\0" \
20913d2cb98SSteve Sakoman 	"mmcroot=/dev/mmcblk0p2 rw\0" \
21013d2cb98SSteve Sakoman 	"mmcrootfstype=ext3 rootwait\0" \
21113d2cb98SSteve Sakoman 	"nandroot=/dev/mtdblock4 rw\0" \
21213d2cb98SSteve Sakoman 	"nandrootfstype=jffs2\0" \
213f904cdbbSDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
2145af32460SSteve Sakoman 		"mpurate=${mpurate} " \
215*b1660314SKoen Kooi 		"buddy=${buddy} "\
21613d2cb98SSteve Sakoman 		"vram=${vram} " \
21713d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
21813d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
21913d2cb98SSteve Sakoman 		"root=${mmcroot} " \
22013d2cb98SSteve Sakoman 		"rootfstype=${mmcrootfstype}\0" \
221f904cdbbSDirk Behme 	"nandargs=setenv bootargs console=${console} " \
2225af32460SSteve Sakoman 		"mpurate=${mpurate} " \
223*b1660314SKoen Kooi 		"buddy=${buddy} "\
22413d2cb98SSteve Sakoman 		"vram=${vram} " \
22513d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
22613d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
22713d2cb98SSteve Sakoman 		"root=${nandroot} " \
22813d2cb98SSteve Sakoman 		"rootfstype=${nandrootfstype}\0" \
229cf073e49SAlexander Holler 	"loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \
230cf073e49SAlexander Holler 	"importbootenv=echo Importing environment from mmc ...; " \
231cf073e49SAlexander Holler 		"env import -t $loadaddr $filesize\0" \
2320cd31144SSteve Sakoman 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
233f904cdbbSDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
234f904cdbbSDirk Behme 		"run mmcargs; " \
235f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
236f904cdbbSDirk Behme 	"nandboot=echo Booting from nand ...; " \
237f904cdbbSDirk Behme 		"run nandargs; " \
238f904cdbbSDirk Behme 		"nand read ${loadaddr} 280000 400000; " \
239f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
240f904cdbbSDirk Behme 
241f904cdbbSDirk Behme #define CONFIG_BOOTCOMMAND \
2420cd31144SSteve Sakoman 	"if mmc rescan ${mmcdev}; then " \
243cf073e49SAlexander Holler 		"echo SD/MMC found on device ${mmcdev};" \
244cf073e49SAlexander Holler 		"if run loadbootenv; then " \
245cf073e49SAlexander Holler 			"run importbootenv;" \
246cf073e49SAlexander Holler 		"fi;" \
247cf073e49SAlexander Holler 		"if test -n $uenvcmd; then " \
248cf073e49SAlexander Holler 			"echo Running uenvcmd ...;" \
249cf073e49SAlexander Holler 			"run uenvcmd;" \
250cf073e49SAlexander Holler 		"fi;" \
251f904cdbbSDirk Behme 		"if run loaduimage; then " \
252f904cdbbSDirk Behme 			"run mmcboot;" \
253f904cdbbSDirk Behme 		"fi;" \
254f904cdbbSDirk Behme 	"fi;" \
255cf073e49SAlexander Holler 	"run nandboot;" \
256f904cdbbSDirk Behme 
257f904cdbbSDirk Behme #define CONFIG_AUTO_COMPLETE		1
258f904cdbbSDirk Behme /*
259f904cdbbSDirk Behme  * Miscellaneous configurable options
260f904cdbbSDirk Behme  */
261f904cdbbSDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
262f904cdbbSDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
263f904cdbbSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
2641270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT		"OMAP3 beagleboard.org # "
265f62b1257SVaibhav Hiremath #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
266f904cdbbSDirk Behme /* Print Buffer Size */
267f904cdbbSDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
268f904cdbbSDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
269f904cdbbSDirk Behme #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
270f904cdbbSDirk Behme /* Boot Argument Buffer Size */
271f904cdbbSDirk Behme #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
272f904cdbbSDirk Behme 
273f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
274f904cdbbSDirk Behme 								/* works on */
275f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
276f904cdbbSDirk Behme 					0x01F00000) /* 31MB */
277f904cdbbSDirk Behme 
278f904cdbbSDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
279f904cdbbSDirk Behme 							/* load address */
280f904cdbbSDirk Behme 
281f904cdbbSDirk Behme /*
282d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
283d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
284d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
285f904cdbbSDirk Behme  */
286f904cdbbSDirk Behme #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
287d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
288d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
289f904cdbbSDirk Behme 
290f904cdbbSDirk Behme /*-----------------------------------------------------------------------
291f904cdbbSDirk Behme  * Stack sizes
292f904cdbbSDirk Behme  *
293f904cdbbSDirk Behme  * The stack sizes are set up in start.S using the settings below
294f904cdbbSDirk Behme  */
2959c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
296f904cdbbSDirk Behme #ifdef CONFIG_USE_IRQ
2979c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ	(4 << 10)	/* IRQ stack 4 KiB */
2989c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ	(4 << 10)	/* FIQ stack 4 KiB */
299f904cdbbSDirk Behme #endif
300f904cdbbSDirk Behme 
301f904cdbbSDirk Behme /*-----------------------------------------------------------------------
302f904cdbbSDirk Behme  * Physical Memory Map
303f904cdbbSDirk Behme  */
304f904cdbbSDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
305f904cdbbSDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
3069c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
307f904cdbbSDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
308f904cdbbSDirk Behme 
309f904cdbbSDirk Behme /* SDRAM Bank Allocation method */
310f904cdbbSDirk Behme #define SDRC_R_B_C		1
311f904cdbbSDirk Behme 
312f904cdbbSDirk Behme /*-----------------------------------------------------------------------
313f904cdbbSDirk Behme  * FLASH and environment organization
314f904cdbbSDirk Behme  */
315f904cdbbSDirk Behme 
316f904cdbbSDirk Behme /* **** PISMO SUPPORT *** */
317f904cdbbSDirk Behme 
318f904cdbbSDirk Behme /* Configure the PISMO */
319f904cdbbSDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
320f904cdbbSDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
321f904cdbbSDirk Behme 
3229c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
323f904cdbbSDirk Behme 
3246cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND)
3256cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE		PISMO1_NAND_BASE
3266cbec7b3SLuca Ceresoli #endif
327f904cdbbSDirk Behme 
328f904cdbbSDirk Behme /* Monitor at start of flash */
329f904cdbbSDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
330f904cdbbSDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
331f904cdbbSDirk Behme 
332f904cdbbSDirk Behme #define CONFIG_ENV_IS_IN_NAND		1
333f904cdbbSDirk Behme #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
334f904cdbbSDirk Behme #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
335f904cdbbSDirk Behme 
3366cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
3376cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
338f904cdbbSDirk Behme #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
339f904cdbbSDirk Behme 
340561142afSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
34131bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
34231bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_SIZE	0x800
34331bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
34431bfcf1cSSteve Sakoman 					 CONFIG_SYS_INIT_RAM_SIZE - \
34531bfcf1cSSteve Sakoman 					 GENERATED_GBL_DATA_SIZE)
346561142afSHeiko Schocher 
34753736baaSDirk Behme #define CONFIG_OMAP3_SPI
34853736baaSDirk Behme 
349f904cdbbSDirk Behme #endif /* __CONFIG_H */
350