1f904cdbbSDirk Behme /* 2f904cdbbSDirk Behme * (C) Copyright 2006-2008 3f904cdbbSDirk Behme * Texas Instruments. 4f904cdbbSDirk Behme * Richard Woodruff <r-woodruff2@ti.com> 5f904cdbbSDirk Behme * Syed Mohammed Khasim <x0khasim@ti.com> 6f904cdbbSDirk Behme * 7f904cdbbSDirk Behme * Configuration settings for the TI OMAP3530 Beagle board. 8f904cdbbSDirk Behme * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 10f904cdbbSDirk Behme */ 11f904cdbbSDirk Behme 12f904cdbbSDirk Behme #ifndef __CONFIG_H 13f904cdbbSDirk Behme #define __CONFIG_H 14f904cdbbSDirk Behme 15f904cdbbSDirk Behme /* 16f904cdbbSDirk Behme * High Level Configuration Options 17f904cdbbSDirk Behme */ 18f904cdbbSDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 19f904cdbbSDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 20f904cdbbSDirk Behme #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */ 21308252adSMarek Vasut #define CONFIG_OMAP_GPIO 22f904cdbbSDirk Behme 23cae377b5SVaibhav Hiremath #define CONFIG_SDRC /* The chip has SDRC controller */ 24cae377b5SVaibhav Hiremath 25f904cdbbSDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 26f904cdbbSDirk Behme #include <asm/arch/omap3.h> 27f904cdbbSDirk Behme 286a6b62e3SSanjeev Premi /* 296a6b62e3SSanjeev Premi * Display CPU and Board information 306a6b62e3SSanjeev Premi */ 316a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 326a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 336a6b62e3SSanjeev Premi 34f904cdbbSDirk Behme /* Clock Defines */ 35f904cdbbSDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 36f904cdbbSDirk Behme #define V_SCLK (V_OSCK >> 1) 37f904cdbbSDirk Behme 38f904cdbbSDirk Behme #define CONFIG_MISC_INIT_R 39f904cdbbSDirk Behme 4003a2075aSTom Rini #define CONFIG_OF_LIBFDT 4103a2075aSTom Rini #define CONFIG_CMD_BOOTZ 42b485556bSJohn Rigby 43f904cdbbSDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 44f904cdbbSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 45f904cdbbSDirk Behme #define CONFIG_INITRD_TAG 1 46f904cdbbSDirk Behme #define CONFIG_REVISION_TAG 1 47f904cdbbSDirk Behme 48f904cdbbSDirk Behme /* 49f904cdbbSDirk Behme * Size of malloc() pool 50f904cdbbSDirk Behme */ 519c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 52f904cdbbSDirk Behme /* Sector */ 539c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 54f904cdbbSDirk Behme 55f904cdbbSDirk Behme /* 56f904cdbbSDirk Behme * Hardware drivers 57f904cdbbSDirk Behme */ 58f904cdbbSDirk Behme 59f904cdbbSDirk Behme /* 60f904cdbbSDirk Behme * NS16550 Configuration 61f904cdbbSDirk Behme */ 62f904cdbbSDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 63f904cdbbSDirk Behme 64f904cdbbSDirk Behme #define CONFIG_SYS_NS16550 65f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_SERIAL 66f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 67f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 68f904cdbbSDirk Behme 69f904cdbbSDirk Behme /* 70f904cdbbSDirk Behme * select serial console configuration 71f904cdbbSDirk Behme */ 72f904cdbbSDirk Behme #define CONFIG_CONS_INDEX 3 73f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 74f904cdbbSDirk Behme #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */ 75f904cdbbSDirk Behme 76f904cdbbSDirk Behme /* allow to overwrite serial and ethaddr */ 77f904cdbbSDirk Behme #define CONFIG_ENV_OVERWRITE 78f904cdbbSDirk Behme #define CONFIG_BAUDRATE 115200 79f904cdbbSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 80f904cdbbSDirk Behme 115200} 810cd31144SSteve Sakoman #define CONFIG_GENERIC_MMC 1 82f904cdbbSDirk Behme #define CONFIG_MMC 1 830cd31144SSteve Sakoman #define CONFIG_OMAP_HSMMC 1 84f904cdbbSDirk Behme #define CONFIG_DOS_PARTITION 1 85f904cdbbSDirk Behme 8670d8c944SJason Kridner /* Status LED */ 8770d8c944SJason Kridner #define CONFIG_STATUS_LED 1 8870d8c944SJason Kridner #define CONFIG_BOARD_SPECIFIC_LED 1 8970d8c944SJason Kridner #define STATUS_LED_BIT 0x01 9070d8c944SJason Kridner #define STATUS_LED_STATE STATUS_LED_ON 9170d8c944SJason Kridner #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2) 9270d8c944SJason Kridner #define STATUS_LED_BIT1 0x02 9370d8c944SJason Kridner #define STATUS_LED_STATE1 STATUS_LED_ON 9470d8c944SJason Kridner #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2) 9570d8c944SJason Kridner #define STATUS_LED_BOOT STATUS_LED_BIT 9670d8c944SJason Kridner #define STATUS_LED_GREEN STATUS_LED_BIT1 9770d8c944SJason Kridner 98f74fc4aeSJason Kridner /* Enable Multi Bus support for I2C */ 99f74fc4aeSJason Kridner #define CONFIG_I2C_MULTI_BUS 1 100f74fc4aeSJason Kridner 101f74fc4aeSJason Kridner /* Probe all devices */ 1028c4e0ca6SSanjeev Premi #define CONFIG_SYS_I2C_NOPROBES {{0x0, 0x0}} 103f74fc4aeSJason Kridner 10425374bfbSTom Rix /* USB */ 105c2af345eSIlya Yanok #define CONFIG_MUSB_GADGET 106c2af345eSIlya Yanok #define CONFIG_USB_MUSB_OMAP2PLUS 107c2af345eSIlya Yanok #define CONFIG_MUSB_PIO_ONLY 108c2af345eSIlya Yanok #define CONFIG_USB_GADGET_DUALSPEED 10925374bfbSTom Rix #define CONFIG_TWL4030_USB 1 110c642b151SIlya Yanok #define CONFIG_USB_ETHER 111c642b151SIlya Yanok #define CONFIG_USB_ETHER_RNDIS 11225374bfbSTom Rix 113d90859a6SAlexander Holler /* USB EHCI */ 114d90859a6SAlexander Holler #define CONFIG_CMD_USB 115d90859a6SAlexander Holler #define CONFIG_USB_EHCI 116928c4bdfSGovindraj.R 11729321c05SIlya Yanok #define CONFIG_USB_EHCI_OMAP 11829321c05SIlya Yanok #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 147 11929321c05SIlya Yanok 120928c4bdfSGovindraj.R #define CONFIG_USB_ULPI 121928c4bdfSGovindraj.R #define CONFIG_USB_ULPI_VIEWPORT_OMAP 122928c4bdfSGovindraj.R 123d90859a6SAlexander Holler #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 1242162439aSKoen Kooi #define CONFIG_USB_HOST_ETHER 1252162439aSKoen Kooi #define CONFIG_USB_ETHER_SMSC95XX 12654b62d59SKoen Kooi #define CONFIG_USB_ETHER_ASIX 1272162439aSKoen Kooi 128d90859a6SAlexander Holler 129f904cdbbSDirk Behme /* commands to include */ 130f904cdbbSDirk Behme #include <config_cmd_default.h> 131f904cdbbSDirk Behme 132776bebb7STom Rini #define CONFIG_CMD_ASKENV 133776bebb7STom Rini 13495c6f6d3SHeiko Schocher #define CONFIG_CMD_CACHE 135f904cdbbSDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 136f904cdbbSDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 137917cfc70SNishanth Menon #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */ 138942556a9SStefan Roese #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 139917cfc70SNishanth Menon #define MTDIDS_DEFAULT "nand0=nand" 140917cfc70SNishanth Menon #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\ 141917cfc70SNishanth Menon "1920k(u-boot),128k(u-boot-env),"\ 142917cfc70SNishanth Menon "4m(kernel),-(fs)" 143f904cdbbSDirk Behme 144f904cdbbSDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 145f904cdbbSDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 146d90859a6SAlexander Holler #define CONFIG_USB_STORAGE /* USB storage support */ 147f904cdbbSDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 14870d8c944SJason Kridner #define CONFIG_CMD_LED /* LED support */ 1492162439aSKoen Kooi #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1502162439aSKoen Kooi #define CONFIG_CMD_NFS /* NFS support */ 1512162439aSKoen Kooi #define CONFIG_CMD_PING 15254b62d59SKoen Kooi #define CONFIG_CMD_DHCP 153933d3701SJason Kridner #define CONFIG_CMD_SETEXPR /* Evaluate expressions */ 154aae58b95SJoel Fernandes #define CONFIG_CMD_GPIO /* Enable gpio command */ 155f904cdbbSDirk Behme 156f904cdbbSDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 157f904cdbbSDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 158f904cdbbSDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 159f904cdbbSDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 160f904cdbbSDirk Behme 161f904cdbbSDirk Behme #define CONFIG_SYS_NO_FLASH 1620297ec7eSTom Rix #define CONFIG_HARD_I2C 1 163f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 164f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 165ca5f80aeSKoen Kooi #define CONFIG_I2C_MULTI_BUS 1 166f904cdbbSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 16725a4d017SKoen Kooi #define CONFIG_VIDEO_OMAP3 /* DSS Support */ 168f904cdbbSDirk Behme 169f904cdbbSDirk Behme /* 1702c155130STom Rix * TWL4030 1712c155130STom Rix */ 1722c155130STom Rix #define CONFIG_TWL4030_POWER 1 1732c155130STom Rix #define CONFIG_TWL4030_LED 1 1742c155130STom Rix 1752c155130STom Rix /* 176f904cdbbSDirk Behme * Board NAND Info. 177f904cdbbSDirk Behme */ 17860c23173SSteve Sakoman #define CONFIG_SYS_NAND_QUIET_TEST 1 179f904cdbbSDirk Behme #define CONFIG_NAND_OMAP_GPMC 180f904cdbbSDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 181f904cdbbSDirk Behme /* to access nand */ 182f904cdbbSDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 183f904cdbbSDirk Behme /* to access nand at */ 184f904cdbbSDirk Behme /* CS0 */ 185f904cdbbSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 186f904cdbbSDirk Behme 187f904cdbbSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 188f904cdbbSDirk Behme /* devices */ 189f904cdbbSDirk Behme 190f904cdbbSDirk Behme /* Environment information */ 1911dd07fe8STom Rini #define CONFIG_BOOTDELAY 3 192f904cdbbSDirk Behme 193f904cdbbSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 194f4b36ea9SJason Kridner "loadaddr=0x80200000\0" \ 195f4b36ea9SJason Kridner "rdaddr=0x81000000\0" \ 19625374bfbSTom Rix "usbtty=cdc_acm\0" \ 197*a33e3c79SNishanth Menon "bootfile=uImage\0" \ 19827b8c8f2SKoen Kooi "console=ttyO2,115200n8\0" \ 199f6e593bbSKoen Kooi "mpurate=auto\0" \ 200847b83d0SPeter Meerwald "buddy=none\0" \ 201c522eac4SJason Kridner "optargs=\0" \ 202c522eac4SJason Kridner "camera=none\0" \ 20313d2cb98SSteve Sakoman "vram=12M\0" \ 204f4b36ea9SJason Kridner "dvimode=640x480MR-16@60\0" \ 20513d2cb98SSteve Sakoman "defaultdisplay=dvi\0" \ 2060cd31144SSteve Sakoman "mmcdev=0\0" \ 20713d2cb98SSteve Sakoman "mmcroot=/dev/mmcblk0p2 rw\0" \ 20813d2cb98SSteve Sakoman "mmcrootfstype=ext3 rootwait\0" \ 2093c6e50d7SSteve Sakoman "nandroot=ubi0:rootfs ubi.mtd=4\0" \ 2103c6e50d7SSteve Sakoman "nandrootfstype=ubifs\0" \ 211f4b36ea9SJason Kridner "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \ 212f4b36ea9SJason Kridner "ramrootfstype=ext2\0" \ 213f904cdbbSDirk Behme "mmcargs=setenv bootargs console=${console} " \ 214c522eac4SJason Kridner "${optargs} " \ 2155af32460SSteve Sakoman "mpurate=${mpurate} " \ 216b1660314SKoen Kooi "buddy=${buddy} "\ 217c522eac4SJason Kridner "camera=${camera} "\ 21813d2cb98SSteve Sakoman "vram=${vram} " \ 21913d2cb98SSteve Sakoman "omapfb.mode=dvi:${dvimode} " \ 22013d2cb98SSteve Sakoman "omapdss.def_disp=${defaultdisplay} " \ 22113d2cb98SSteve Sakoman "root=${mmcroot} " \ 22213d2cb98SSteve Sakoman "rootfstype=${mmcrootfstype}\0" \ 223f904cdbbSDirk Behme "nandargs=setenv bootargs console=${console} " \ 224c522eac4SJason Kridner "${optargs} " \ 2255af32460SSteve Sakoman "mpurate=${mpurate} " \ 226b1660314SKoen Kooi "buddy=${buddy} "\ 227c522eac4SJason Kridner "camera=${camera} "\ 22813d2cb98SSteve Sakoman "vram=${vram} " \ 22913d2cb98SSteve Sakoman "omapfb.mode=dvi:${dvimode} " \ 23013d2cb98SSteve Sakoman "omapdss.def_disp=${defaultdisplay} " \ 23113d2cb98SSteve Sakoman "root=${nandroot} " \ 23213d2cb98SSteve Sakoman "rootfstype=${nandrootfstype}\0" \ 233f835ea71SJason Kridner "bootenv=uEnv.txt\0" \ 234f835ea71SJason Kridner "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \ 235cf073e49SAlexander Holler "importbootenv=echo Importing environment from mmc ...; " \ 236cf073e49SAlexander Holler "env import -t $loadaddr $filesize\0" \ 237f4b36ea9SJason Kridner "ramargs=setenv bootargs console=${console} " \ 238f4b36ea9SJason Kridner "${optargs} " \ 239f4b36ea9SJason Kridner "mpurate=${mpurate} " \ 240f4b36ea9SJason Kridner "buddy=${buddy} "\ 241f4b36ea9SJason Kridner "vram=${vram} " \ 242f4b36ea9SJason Kridner "omapfb.mode=dvi:${dvimode} " \ 243f4b36ea9SJason Kridner "omapdss.def_disp=${defaultdisplay} " \ 244f4b36ea9SJason Kridner "root=${ramroot} " \ 245f4b36ea9SJason Kridner "rootfstype=${ramrootfstype}\0" \ 246f4b36ea9SJason Kridner "loadramdisk=fatload mmc ${mmcdev} ${rdaddr} ramdisk.gz\0" \ 247e5549f0fSKoen Kooi "loaduimagefat=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 248e5549f0fSKoen Kooi "loaduimage=ext2load mmc ${mmcdev}:2 ${loadaddr} /boot/uImage\0" \ 249f904cdbbSDirk Behme "mmcboot=echo Booting from mmc ...; " \ 250f904cdbbSDirk Behme "run mmcargs; " \ 251f904cdbbSDirk Behme "bootm ${loadaddr}\0" \ 252f904cdbbSDirk Behme "nandboot=echo Booting from nand ...; " \ 253f904cdbbSDirk Behme "run nandargs; " \ 254f904cdbbSDirk Behme "nand read ${loadaddr} 280000 400000; " \ 255f904cdbbSDirk Behme "bootm ${loadaddr}\0" \ 256f4b36ea9SJason Kridner "ramboot=echo Booting from ramdisk ...; " \ 257f4b36ea9SJason Kridner "run ramargs; " \ 258f4b36ea9SJason Kridner "bootm ${loadaddr}\0" \ 259aae58b95SJoel Fernandes "userbutton=if gpio input 173; then run userbutton_xm; " \ 260aae58b95SJoel Fernandes "else run userbutton_nonxm; fi;\0" \ 261aae58b95SJoel Fernandes "userbutton_xm=gpio input 4;\0" \ 262aae58b95SJoel Fernandes "userbutton_nonxm=gpio input 7;\0" 263d7aff44aSRobert P. J. Day /* "run userbutton" will return 1 (false) if pressed and 0 (true) if not */ 264f904cdbbSDirk Behme #define CONFIG_BOOTCOMMAND \ 26566968110SAndrew Bradford "mmc dev ${mmcdev}; if mmc rescan; then " \ 266aae58b95SJoel Fernandes "if run userbutton; then " \ 267aae58b95SJoel Fernandes "setenv bootenv uEnv.txt;" \ 268aae58b95SJoel Fernandes "else " \ 269f835ea71SJason Kridner "setenv bootenv user.txt;" \ 270f835ea71SJason Kridner "fi;" \ 271cf073e49SAlexander Holler "echo SD/MMC found on device ${mmcdev};" \ 272cf073e49SAlexander Holler "if run loadbootenv; then " \ 273f835ea71SJason Kridner "echo Loaded environment from ${bootenv};" \ 274cf073e49SAlexander Holler "run importbootenv;" \ 275cf073e49SAlexander Holler "fi;" \ 276cf073e49SAlexander Holler "if test -n $uenvcmd; then " \ 277cf073e49SAlexander Holler "echo Running uenvcmd ...;" \ 278cf073e49SAlexander Holler "run uenvcmd;" \ 279cf073e49SAlexander Holler "fi;" \ 280f904cdbbSDirk Behme "if run loaduimage; then " \ 281f904cdbbSDirk Behme "run mmcboot;" \ 282f904cdbbSDirk Behme "fi;" \ 283f904cdbbSDirk Behme "fi;" \ 284cf073e49SAlexander Holler "run nandboot;" \ 285f904cdbbSDirk Behme 286f904cdbbSDirk Behme #define CONFIG_AUTO_COMPLETE 1 287f904cdbbSDirk Behme /* 288f904cdbbSDirk Behme * Miscellaneous configurable options 289f904cdbbSDirk Behme */ 290f904cdbbSDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 291f904cdbbSDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 2921270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # " 293f62b1257SVaibhav Hiremath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 294f904cdbbSDirk Behme /* Print Buffer Size */ 295f904cdbbSDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 296f904cdbbSDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 297933d3701SJason Kridner #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 298f904cdbbSDirk Behme /* Boot Argument Buffer Size */ 299f904cdbbSDirk Behme #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 300f904cdbbSDirk Behme 301780a97f8SJason Kridner #define CONFIG_SYS_ALT_MEMTEST 1 302780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_START (0x82000000) /* memtest */ 303780a97f8SJason Kridner /* defaults */ 304780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_END (0x87FFFFFF) /* 128MB */ 305780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_SCRATCH (0x81000000) /* dummy address */ 306f904cdbbSDirk Behme 307f904cdbbSDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 308f904cdbbSDirk Behme /* load address */ 309f904cdbbSDirk Behme 310f904cdbbSDirk Behme /* 311d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 312d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 313d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 314f904cdbbSDirk Behme */ 315f904cdbbSDirk Behme #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 316d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 317d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ 1000 318f904cdbbSDirk Behme 319f904cdbbSDirk Behme /*----------------------------------------------------------------------- 320f904cdbbSDirk Behme * Physical Memory Map 321f904cdbbSDirk Behme */ 322f904cdbbSDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 323f904cdbbSDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 324f904cdbbSDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 325f904cdbbSDirk Behme 326f904cdbbSDirk Behme /*----------------------------------------------------------------------- 327f904cdbbSDirk Behme * FLASH and environment organization 328f904cdbbSDirk Behme */ 329f904cdbbSDirk Behme 330f904cdbbSDirk Behme /* **** PISMO SUPPORT *** */ 331f904cdbbSDirk Behme 332f904cdbbSDirk Behme /* Configure the PISMO */ 333f904cdbbSDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 334f904cdbbSDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 335f904cdbbSDirk Behme 3369c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 337f904cdbbSDirk Behme 3386cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND) 3396cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 3406cbec7b3SLuca Ceresoli #endif 341f904cdbbSDirk Behme 342f904cdbbSDirk Behme /* Monitor at start of flash */ 343f904cdbbSDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 344f904cdbbSDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 345f904cdbbSDirk Behme 346f904cdbbSDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 347f904cdbbSDirk Behme #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 348f904cdbbSDirk Behme #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 349f904cdbbSDirk Behme 3506cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 3516cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 352f904cdbbSDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 353f904cdbbSDirk Behme 354561142afSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 35531bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 35631bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_SIZE 0x800 35731bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 35831bfcf1cSSteve Sakoman CONFIG_SYS_INIT_RAM_SIZE - \ 35931bfcf1cSSteve Sakoman GENERATED_GBL_DATA_SIZE) 360561142afSHeiko Schocher 36153736baaSDirk Behme #define CONFIG_OMAP3_SPI 36253736baaSDirk Behme 3638e40852fSAneesh V #define CONFIG_SYS_CACHELINE_SIZE 64 3648e40852fSAneesh V 36575c57a35STom Rini /* Defines for SPL */ 36675c57a35STom Rini #define CONFIG_SPL 36747f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 36875c57a35STom Rini #define CONFIG_SPL_NAND_SIMPLE 36975c57a35STom Rini #define CONFIG_SPL_TEXT_BASE 0x40200800 370e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 37175c57a35STom Rini #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 37275c57a35STom Rini 37375c57a35STom Rini #define CONFIG_SPL_BSS_START_ADDR 0x80000000 37475c57a35STom Rini #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 37575c57a35STom Rini 37675c57a35STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 37775c57a35STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 37875c57a35STom Rini #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 37975c57a35STom Rini #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 38075c57a35STom Rini 38149175c49STom Rini #define CONFIG_SPL_BOARD_INIT 38275c57a35STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT 38375c57a35STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT 38475c57a35STom Rini #define CONFIG_SPL_I2C_SUPPORT 38575c57a35STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT 38675c57a35STom Rini #define CONFIG_SPL_MMC_SUPPORT 38775c57a35STom Rini #define CONFIG_SPL_FAT_SUPPORT 38875c57a35STom Rini #define CONFIG_SPL_SERIAL_SUPPORT 38975c57a35STom Rini #define CONFIG_SPL_NAND_SUPPORT 3906f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 3916f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 3926f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 39316e41c85SMarek Vasut #define CONFIG_SPL_GPIO_SUPPORT 39475c57a35STom Rini #define CONFIG_SPL_POWER_SUPPORT 39575c57a35STom Rini #define CONFIG_SPL_OMAP3_ID_NAND 39675c57a35STom Rini #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 39775c57a35STom Rini 39875c57a35STom Rini /* NAND boot config */ 39975c57a35STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 40075c57a35STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT 64 40175c57a35STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE 2048 40275c57a35STom Rini #define CONFIG_SYS_NAND_OOBSIZE 64 40375c57a35STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 40475c57a35STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 40575c57a35STom Rini #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 40675c57a35STom Rini 10, 11, 12, 13} 40775c57a35STom Rini #define CONFIG_SYS_NAND_ECCSIZE 512 40875c57a35STom Rini #define CONFIG_SYS_NAND_ECCBYTES 3 40975c57a35STom Rini #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 41075c57a35STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 41175c57a35STom Rini 41275c57a35STom Rini /* 41375c57a35STom Rini * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 41475c57a35STom Rini * 64 bytes before this address should be set aside for u-boot.img's 41575c57a35STom Rini * header. That is 0x800FFFC0--0x80100000 should not be used for any 41675c57a35STom Rini * other needs. 41775c57a35STom Rini */ 41875c57a35STom Rini #define CONFIG_SYS_TEXT_BASE 0x80100000 41975c57a35STom Rini #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 42075c57a35STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 42175c57a35STom Rini 422f904cdbbSDirk Behme #endif /* __CONFIG_H */ 423