xref: /rk3399_rockchip-uboot/include/configs/omap3_beagle.h (revision 9c44ddccb6602f620fc037974f3e4468ad8a7c0c)
1f904cdbbSDirk Behme /*
2f904cdbbSDirk Behme  * (C) Copyright 2006-2008
3f904cdbbSDirk Behme  * Texas Instruments.
4f904cdbbSDirk Behme  * Richard Woodruff <r-woodruff2@ti.com>
5f904cdbbSDirk Behme  * Syed Mohammed Khasim <x0khasim@ti.com>
6f904cdbbSDirk Behme  *
7f904cdbbSDirk Behme  * Configuration settings for the TI OMAP3530 Beagle board.
8f904cdbbSDirk Behme  *
9f904cdbbSDirk Behme  * See file CREDITS for list of people who contributed to this
10f904cdbbSDirk Behme  * project.
11f904cdbbSDirk Behme  *
12f904cdbbSDirk Behme  * This program is free software; you can redistribute it and/or
13f904cdbbSDirk Behme  * modify it under the terms of the GNU General Public License as
14f904cdbbSDirk Behme  * published by the Free Software Foundation; either version 2 of
15f904cdbbSDirk Behme  * the License, or (at your option) any later version.
16f904cdbbSDirk Behme  *
17f904cdbbSDirk Behme  * This program is distributed in the hope that it will be useful,
18f904cdbbSDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19f904cdbbSDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
20f904cdbbSDirk Behme  * GNU General Public License for more details.
21f904cdbbSDirk Behme  *
22f904cdbbSDirk Behme  * You should have received a copy of the GNU General Public License
23f904cdbbSDirk Behme  * along with this program; if not, write to the Free Software
24f904cdbbSDirk Behme  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25f904cdbbSDirk Behme  * MA 02111-1307 USA
26f904cdbbSDirk Behme  */
27f904cdbbSDirk Behme 
28f904cdbbSDirk Behme #ifndef __CONFIG_H
29f904cdbbSDirk Behme #define __CONFIG_H
30f904cdbbSDirk Behme 
31f904cdbbSDirk Behme /*
32f904cdbbSDirk Behme  * High Level Configuration Options
33f904cdbbSDirk Behme  */
34f904cdbbSDirk Behme #define CONFIG_ARMCORTEXA8	1	/* This is an ARM V7 CPU core */
35f904cdbbSDirk Behme #define CONFIG_OMAP		1	/* in a TI OMAP core */
36f904cdbbSDirk Behme #define CONFIG_OMAP34XX		1	/* which is a 34XX */
37f904cdbbSDirk Behme #define CONFIG_OMAP3430		1	/* which is in a 3430 */
38f904cdbbSDirk Behme #define CONFIG_OMAP3_BEAGLE	1	/* working with BEAGLE */
39f904cdbbSDirk Behme 
40f904cdbbSDirk Behme #include <asm/arch/cpu.h>		/* get chip and board defs */
41f904cdbbSDirk Behme #include <asm/arch/omap3.h>
42f904cdbbSDirk Behme 
436a6b62e3SSanjeev Premi /*
446a6b62e3SSanjeev Premi  * Display CPU and Board information
456a6b62e3SSanjeev Premi  */
466a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO		1
476a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO	1
486a6b62e3SSanjeev Premi 
49f904cdbbSDirk Behme /* Clock Defines */
50f904cdbbSDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
51f904cdbbSDirk Behme #define V_SCLK			(V_OSCK >> 1)
52f904cdbbSDirk Behme 
53f904cdbbSDirk Behme #undef CONFIG_USE_IRQ				/* no support for IRQs */
54f904cdbbSDirk Behme #define CONFIG_MISC_INIT_R
55f904cdbbSDirk Behme 
56f904cdbbSDirk Behme #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
57f904cdbbSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS	1
58f904cdbbSDirk Behme #define CONFIG_INITRD_TAG		1
59f904cdbbSDirk Behme #define CONFIG_REVISION_TAG		1
60f904cdbbSDirk Behme 
61f904cdbbSDirk Behme /*
62f904cdbbSDirk Behme  * Size of malloc() pool
63f904cdbbSDirk Behme  */
64*9c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
65f904cdbbSDirk Behme 						/* Sector */
66*9c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
67f904cdbbSDirk Behme #define CONFIG_SYS_GBL_DATA_SIZE	128	/* bytes reserved for */
68f904cdbbSDirk Behme 						/* initial data */
69f904cdbbSDirk Behme 
70f904cdbbSDirk Behme /*
71f904cdbbSDirk Behme  * Hardware drivers
72f904cdbbSDirk Behme  */
73f904cdbbSDirk Behme 
74f904cdbbSDirk Behme /*
75f904cdbbSDirk Behme  * NS16550 Configuration
76f904cdbbSDirk Behme  */
77f904cdbbSDirk Behme #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
78f904cdbbSDirk Behme 
79f904cdbbSDirk Behme #define CONFIG_SYS_NS16550
80f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_SERIAL
81f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
82f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
83f904cdbbSDirk Behme 
84f904cdbbSDirk Behme /*
85f904cdbbSDirk Behme  * select serial console configuration
86f904cdbbSDirk Behme  */
87f904cdbbSDirk Behme #define CONFIG_CONS_INDEX		3
88f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
89f904cdbbSDirk Behme #define CONFIG_SERIAL3			3	/* UART3 on Beagle Rev 2 */
90f904cdbbSDirk Behme 
91f904cdbbSDirk Behme /* allow to overwrite serial and ethaddr */
92f904cdbbSDirk Behme #define CONFIG_ENV_OVERWRITE
93f904cdbbSDirk Behme #define CONFIG_BAUDRATE			115200
94f904cdbbSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
95f904cdbbSDirk Behme 					115200}
96f904cdbbSDirk Behme #define CONFIG_MMC			1
97f904cdbbSDirk Behme #define CONFIG_OMAP3_MMC		1
98f904cdbbSDirk Behme #define CONFIG_DOS_PARTITION		1
99f904cdbbSDirk Behme 
100f904cdbbSDirk Behme /* commands to include */
101f904cdbbSDirk Behme #include <config_cmd_default.h>
102f904cdbbSDirk Behme 
103f904cdbbSDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
104f904cdbbSDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
105f904cdbbSDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
106917cfc70SNishanth Menon #define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
107942556a9SStefan Roese #define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
108917cfc70SNishanth Menon #define MTDIDS_DEFAULT			"nand0=nand"
109917cfc70SNishanth Menon #define MTDPARTS_DEFAULT		"mtdparts=nand:512k(x-loader),"\
110917cfc70SNishanth Menon 					"1920k(u-boot),128k(u-boot-env),"\
111917cfc70SNishanth Menon 					"4m(kernel),-(fs)"
112f904cdbbSDirk Behme 
113f904cdbbSDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
114f904cdbbSDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
115f904cdbbSDirk Behme #define CONFIG_CMD_NAND		/* NAND support			*/
116f904cdbbSDirk Behme 
117f904cdbbSDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
118f904cdbbSDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
119f904cdbbSDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
120f904cdbbSDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
121f904cdbbSDirk Behme #undef CONFIG_CMD_NET		/* bootp, tftpboot, rarpboot	*/
122f904cdbbSDirk Behme #undef CONFIG_CMD_NFS		/* NFS support			*/
123f904cdbbSDirk Behme 
124f904cdbbSDirk Behme #define CONFIG_SYS_NO_FLASH
1250297ec7eSTom Rix #define CONFIG_HARD_I2C			1
126f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
127f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
128f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS		0
129f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT	1
130f904cdbbSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C	1
131f904cdbbSDirk Behme 
132f904cdbbSDirk Behme /*
1332c155130STom Rix  * TWL4030
1342c155130STom Rix  */
1352c155130STom Rix #define CONFIG_TWL4030_POWER		1
1362c155130STom Rix #define CONFIG_TWL4030_LED		1
1372c155130STom Rix 
1382c155130STom Rix /*
139f904cdbbSDirk Behme  * Board NAND Info.
140f904cdbbSDirk Behme  */
141f904cdbbSDirk Behme #define CONFIG_NAND_OMAP_GPMC
142f904cdbbSDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
143f904cdbbSDirk Behme 							/* to access nand */
144f904cdbbSDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
145f904cdbbSDirk Behme 							/* to access nand at */
146f904cdbbSDirk Behme 							/* CS0 */
147f904cdbbSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
148f904cdbbSDirk Behme 
149f904cdbbSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
150f904cdbbSDirk Behme 							/* devices */
1512eb99ca8SWolfgang Denk #define CONFIG_SYS_64BIT_VSPRINTF		/* needed for nand_util.c */
152f904cdbbSDirk Behme 
153f904cdbbSDirk Behme #define CONFIG_JFFS2_NAND
154f904cdbbSDirk Behme /* nand device jffs2 lives on */
155f904cdbbSDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
156f904cdbbSDirk Behme /* start of jffs2 partition */
157f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
158f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
159f904cdbbSDirk Behme 							/* partition */
160f904cdbbSDirk Behme 
161f904cdbbSDirk Behme /* Environment information */
162f904cdbbSDirk Behme #define CONFIG_BOOTDELAY		10
163f904cdbbSDirk Behme 
164f904cdbbSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
165f904cdbbSDirk Behme 	"loadaddr=0x82000000\0" \
166f904cdbbSDirk Behme 	"console=ttyS2,115200n8\0" \
16713d2cb98SSteve Sakoman 	"vram=12M\0" \
16813d2cb98SSteve Sakoman 	"dvimode=1024x768MR-16@60\0" \
16913d2cb98SSteve Sakoman 	"defaultdisplay=dvi\0" \
17013d2cb98SSteve Sakoman 	"mmcroot=/dev/mmcblk0p2 rw\0" \
17113d2cb98SSteve Sakoman 	"mmcrootfstype=ext3 rootwait\0" \
17213d2cb98SSteve Sakoman 	"nandroot=/dev/mtdblock4 rw\0" \
17313d2cb98SSteve Sakoman 	"nandrootfstype=jffs2\0" \
174f904cdbbSDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
17513d2cb98SSteve Sakoman 		"vram=${vram} " \
17613d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
17713d2cb98SSteve Sakoman 		"omapfb.debug=y " \
17813d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
17913d2cb98SSteve Sakoman 		"root=${mmcroot} " \
18013d2cb98SSteve Sakoman 		"rootfstype=${mmcrootfstype}\0" \
181f904cdbbSDirk Behme 	"nandargs=setenv bootargs console=${console} " \
18213d2cb98SSteve Sakoman 		"vram=${vram} " \
18313d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
18413d2cb98SSteve Sakoman 		"omapfb.debug=y " \
18513d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
18613d2cb98SSteve Sakoman 		"root=${nandroot} " \
18713d2cb98SSteve Sakoman 		"rootfstype=${nandrootfstype}\0" \
188f904cdbbSDirk Behme 	"loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
189f904cdbbSDirk Behme 	"bootscript=echo Running bootscript from mmc ...; " \
19074de7aefSWolfgang Denk 		"source ${loadaddr}\0" \
191f904cdbbSDirk Behme 	"loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
192f904cdbbSDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
193f904cdbbSDirk Behme 		"run mmcargs; " \
194f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
195f904cdbbSDirk Behme 	"nandboot=echo Booting from nand ...; " \
196f904cdbbSDirk Behme 		"run nandargs; " \
197f904cdbbSDirk Behme 		"nand read ${loadaddr} 280000 400000; " \
198f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
199f904cdbbSDirk Behme 
200f904cdbbSDirk Behme #define CONFIG_BOOTCOMMAND \
201f904cdbbSDirk Behme 	"if mmc init; then " \
202f904cdbbSDirk Behme 		"if run loadbootscript; then " \
203f904cdbbSDirk Behme 			"run bootscript; " \
204f904cdbbSDirk Behme 		"else " \
205f904cdbbSDirk Behme 			"if run loaduimage; then " \
206f904cdbbSDirk Behme 				"run mmcboot; " \
207f904cdbbSDirk Behme 			"else run nandboot; " \
208f904cdbbSDirk Behme 			"fi; " \
209f904cdbbSDirk Behme 		"fi; " \
210f904cdbbSDirk Behme 	"else run nandboot; fi"
211f904cdbbSDirk Behme 
212f904cdbbSDirk Behme #define CONFIG_AUTO_COMPLETE		1
213f904cdbbSDirk Behme /*
214f904cdbbSDirk Behme  * Miscellaneous configurable options
215f904cdbbSDirk Behme  */
216f904cdbbSDirk Behme #define V_PROMPT			"OMAP3 beagleboard.org # "
217f904cdbbSDirk Behme 
218f904cdbbSDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
219f904cdbbSDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
220f904cdbbSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
221f904cdbbSDirk Behme #define CONFIG_SYS_PROMPT		V_PROMPT
222f904cdbbSDirk Behme #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
223f904cdbbSDirk Behme /* Print Buffer Size */
224f904cdbbSDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
225f904cdbbSDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
226f904cdbbSDirk Behme #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
227f904cdbbSDirk Behme /* Boot Argument Buffer Size */
228f904cdbbSDirk Behme #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
229f904cdbbSDirk Behme 
230f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
231f904cdbbSDirk Behme 								/* works on */
232f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
233f904cdbbSDirk Behme 					0x01F00000) /* 31MB */
234f904cdbbSDirk Behme 
235f904cdbbSDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
236f904cdbbSDirk Behme 							/* load address */
237f904cdbbSDirk Behme 
238f904cdbbSDirk Behme /*
239d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
240d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
241d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
242f904cdbbSDirk Behme  */
243f904cdbbSDirk Behme #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
244d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
245d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
246f904cdbbSDirk Behme 
247f904cdbbSDirk Behme /*-----------------------------------------------------------------------
248f904cdbbSDirk Behme  * Stack sizes
249f904cdbbSDirk Behme  *
250f904cdbbSDirk Behme  * The stack sizes are set up in start.S using the settings below
251f904cdbbSDirk Behme  */
252*9c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
253f904cdbbSDirk Behme #ifdef CONFIG_USE_IRQ
254*9c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ	(4 << 10)	/* IRQ stack 4 KiB */
255*9c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ	(4 << 10)	/* FIQ stack 4 KiB */
256f904cdbbSDirk Behme #endif
257f904cdbbSDirk Behme 
258f904cdbbSDirk Behme /*-----------------------------------------------------------------------
259f904cdbbSDirk Behme  * Physical Memory Map
260f904cdbbSDirk Behme  */
261f904cdbbSDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
262f904cdbbSDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
263*9c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
264f904cdbbSDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
265f904cdbbSDirk Behme 
266f904cdbbSDirk Behme /* SDRAM Bank Allocation method */
267f904cdbbSDirk Behme #define SDRC_R_B_C		1
268f904cdbbSDirk Behme 
269f904cdbbSDirk Behme /*-----------------------------------------------------------------------
270f904cdbbSDirk Behme  * FLASH and environment organization
271f904cdbbSDirk Behme  */
272f904cdbbSDirk Behme 
273f904cdbbSDirk Behme /* **** PISMO SUPPORT *** */
274f904cdbbSDirk Behme 
275f904cdbbSDirk Behme /* Configure the PISMO */
276f904cdbbSDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
277f904cdbbSDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
278f904cdbbSDirk Behme 
279f904cdbbSDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors on */
280f904cdbbSDirk Behme 						/* one chip */
281f904cdbbSDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
282*9c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
283f904cdbbSDirk Behme 
284f904cdbbSDirk Behme #define CONFIG_SYS_FLASH_BASE		boot_flash_base
285f904cdbbSDirk Behme 
286f904cdbbSDirk Behme /* Monitor at start of flash */
287f904cdbbSDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
288f904cdbbSDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
289f904cdbbSDirk Behme 
290f904cdbbSDirk Behme #define CONFIG_ENV_IS_IN_NAND		1
291f904cdbbSDirk Behme #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
292f904cdbbSDirk Behme #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
293f904cdbbSDirk Behme 
294f904cdbbSDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE	boot_flash_sec
295f904cdbbSDirk Behme #define CONFIG_ENV_OFFSET		boot_flash_off
296f904cdbbSDirk Behme #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
297f904cdbbSDirk Behme 
298f904cdbbSDirk Behme /*-----------------------------------------------------------------------
299f904cdbbSDirk Behme  * CFI FLASH driver setup
300f904cdbbSDirk Behme  */
301f904cdbbSDirk Behme /* timeout values are in ticks */
302f904cdbbSDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
303f904cdbbSDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
304f904cdbbSDirk Behme 
305f904cdbbSDirk Behme /* Flash banks JFFS2 should use */
306f904cdbbSDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
307f904cdbbSDirk Behme 					CONFIG_SYS_MAX_NAND_DEVICE)
308f904cdbbSDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND
309f904cdbbSDirk Behme /* use flash_info[2] */
310f904cdbbSDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
311f904cdbbSDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS	1
312f904cdbbSDirk Behme 
313f904cdbbSDirk Behme #ifndef __ASSEMBLY__
31497a099eaSDirk Behme extern struct gpmc *gpmc_cfg;
315f904cdbbSDirk Behme extern unsigned int boot_flash_base;
316f904cdbbSDirk Behme extern volatile unsigned int boot_flash_env_addr;
317f904cdbbSDirk Behme extern unsigned int boot_flash_off;
318f904cdbbSDirk Behme extern unsigned int boot_flash_sec;
319f904cdbbSDirk Behme extern unsigned int boot_flash_type;
320f904cdbbSDirk Behme #endif
321f904cdbbSDirk Behme 
322f904cdbbSDirk Behme #endif /* __CONFIG_H */
323