xref: /rk3399_rockchip-uboot/include/configs/omap3_beagle.h (revision 928c4bdf9b069be218436d25b96721395c4d671f)
1f904cdbbSDirk Behme /*
2f904cdbbSDirk Behme  * (C) Copyright 2006-2008
3f904cdbbSDirk Behme  * Texas Instruments.
4f904cdbbSDirk Behme  * Richard Woodruff <r-woodruff2@ti.com>
5f904cdbbSDirk Behme  * Syed Mohammed Khasim <x0khasim@ti.com>
6f904cdbbSDirk Behme  *
7f904cdbbSDirk Behme  * Configuration settings for the TI OMAP3530 Beagle board.
8f904cdbbSDirk Behme  *
9f904cdbbSDirk Behme  * See file CREDITS for list of people who contributed to this
10f904cdbbSDirk Behme  * project.
11f904cdbbSDirk Behme  *
12f904cdbbSDirk Behme  * This program is free software; you can redistribute it and/or
13f904cdbbSDirk Behme  * modify it under the terms of the GNU General Public License as
14f904cdbbSDirk Behme  * published by the Free Software Foundation; either version 2 of
15f904cdbbSDirk Behme  * the License, or (at your option) any later version.
16f904cdbbSDirk Behme  *
17f904cdbbSDirk Behme  * This program is distributed in the hope that it will be useful,
18f904cdbbSDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19f904cdbbSDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
20f904cdbbSDirk Behme  * GNU General Public License for more details.
21f904cdbbSDirk Behme  *
22f904cdbbSDirk Behme  * You should have received a copy of the GNU General Public License
23f904cdbbSDirk Behme  * along with this program; if not, write to the Free Software
24f904cdbbSDirk Behme  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25f904cdbbSDirk Behme  * MA 02111-1307 USA
26f904cdbbSDirk Behme  */
27f904cdbbSDirk Behme 
28f904cdbbSDirk Behme #ifndef __CONFIG_H
29f904cdbbSDirk Behme #define __CONFIG_H
30f904cdbbSDirk Behme 
31f904cdbbSDirk Behme /*
32f904cdbbSDirk Behme  * High Level Configuration Options
33f904cdbbSDirk Behme  */
34f904cdbbSDirk Behme #define CONFIG_OMAP		1	/* in a TI OMAP core */
35f904cdbbSDirk Behme #define CONFIG_OMAP34XX		1	/* which is a 34XX */
36f904cdbbSDirk Behme #define CONFIG_OMAP3_BEAGLE	1	/* working with BEAGLE */
37f904cdbbSDirk Behme 
38cae377b5SVaibhav Hiremath #define CONFIG_SDRC	/* The chip has SDRC controller */
39cae377b5SVaibhav Hiremath 
40f904cdbbSDirk Behme #include <asm/arch/cpu.h>		/* get chip and board defs */
41f904cdbbSDirk Behme #include <asm/arch/omap3.h>
42f904cdbbSDirk Behme 
436a6b62e3SSanjeev Premi /*
446a6b62e3SSanjeev Premi  * Display CPU and Board information
456a6b62e3SSanjeev Premi  */
466a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO		1
476a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO	1
486a6b62e3SSanjeev Premi 
49f904cdbbSDirk Behme /* Clock Defines */
50f904cdbbSDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
51f904cdbbSDirk Behme #define V_SCLK			(V_OSCK >> 1)
52f904cdbbSDirk Behme 
53f904cdbbSDirk Behme #undef CONFIG_USE_IRQ				/* no support for IRQs */
54f904cdbbSDirk Behme #define CONFIG_MISC_INIT_R
55f904cdbbSDirk Behme 
56b485556bSJohn Rigby #define CONFIG_OF_LIBFDT		1
57b485556bSJohn Rigby 
58f904cdbbSDirk Behme #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
59f904cdbbSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS	1
60f904cdbbSDirk Behme #define CONFIG_INITRD_TAG		1
61f904cdbbSDirk Behme #define CONFIG_REVISION_TAG		1
62f904cdbbSDirk Behme 
63f904cdbbSDirk Behme /*
64f904cdbbSDirk Behme  * Size of malloc() pool
65f904cdbbSDirk Behme  */
669c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
67f904cdbbSDirk Behme 						/* Sector */
689c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
69f904cdbbSDirk Behme 
70f904cdbbSDirk Behme /*
71f904cdbbSDirk Behme  * Hardware drivers
72f904cdbbSDirk Behme  */
73f904cdbbSDirk Behme 
74f904cdbbSDirk Behme /*
75f904cdbbSDirk Behme  * NS16550 Configuration
76f904cdbbSDirk Behme  */
77f904cdbbSDirk Behme #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
78f904cdbbSDirk Behme 
79f904cdbbSDirk Behme #define CONFIG_SYS_NS16550
80f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_SERIAL
81f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
82f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
83f904cdbbSDirk Behme 
84f904cdbbSDirk Behme /*
85f904cdbbSDirk Behme  * select serial console configuration
86f904cdbbSDirk Behme  */
87f904cdbbSDirk Behme #define CONFIG_CONS_INDEX		3
88f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
89f904cdbbSDirk Behme #define CONFIG_SERIAL3			3	/* UART3 on Beagle Rev 2 */
90f904cdbbSDirk Behme 
91f904cdbbSDirk Behme /* allow to overwrite serial and ethaddr */
92f904cdbbSDirk Behme #define CONFIG_ENV_OVERWRITE
93f904cdbbSDirk Behme #define CONFIG_BAUDRATE			115200
94f904cdbbSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
95f904cdbbSDirk Behme 					115200}
960cd31144SSteve Sakoman #define CONFIG_GENERIC_MMC		1
97f904cdbbSDirk Behme #define CONFIG_MMC			1
980cd31144SSteve Sakoman #define CONFIG_OMAP_HSMMC		1
99f904cdbbSDirk Behme #define CONFIG_DOS_PARTITION		1
100f904cdbbSDirk Behme 
10170d8c944SJason Kridner /* Status LED */
10270d8c944SJason Kridner #define CONFIG_STATUS_LED		1
10370d8c944SJason Kridner #define CONFIG_BOARD_SPECIFIC_LED	1
10470d8c944SJason Kridner #define STATUS_LED_BIT			0x01
10570d8c944SJason Kridner #define STATUS_LED_STATE		STATUS_LED_ON
10670d8c944SJason Kridner #define STATUS_LED_PERIOD		(CONFIG_SYS_HZ / 2)
10770d8c944SJason Kridner #define STATUS_LED_BIT1			0x02
10870d8c944SJason Kridner #define STATUS_LED_STATE1		STATUS_LED_ON
10970d8c944SJason Kridner #define STATUS_LED_PERIOD1		(CONFIG_SYS_HZ / 2)
11070d8c944SJason Kridner #define STATUS_LED_BOOT			STATUS_LED_BIT
11170d8c944SJason Kridner #define STATUS_LED_GREEN		STATUS_LED_BIT1
11270d8c944SJason Kridner 
113f74fc4aeSJason Kridner /* Enable Multi Bus support for I2C */
114f74fc4aeSJason Kridner #define CONFIG_I2C_MULTI_BUS		1
115f74fc4aeSJason Kridner 
116f74fc4aeSJason Kridner /* Probe all devices */
1178c4e0ca6SSanjeev Premi #define CONFIG_SYS_I2C_NOPROBES		{{0x0, 0x0}}
118f74fc4aeSJason Kridner 
11925374bfbSTom Rix /* USB */
12025374bfbSTom Rix #define CONFIG_MUSB_UDC			1
12125374bfbSTom Rix #define CONFIG_USB_OMAP3		1
12225374bfbSTom Rix #define CONFIG_TWL4030_USB		1
12325374bfbSTom Rix 
12425374bfbSTom Rix /* USB device configuration */
12525374bfbSTom Rix #define CONFIG_USB_DEVICE		1
12625374bfbSTom Rix #define CONFIG_USB_TTY			1
12725374bfbSTom Rix #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
12825374bfbSTom Rix 
129d90859a6SAlexander Holler /* USB EHCI */
130d90859a6SAlexander Holler #define CONFIG_CMD_USB
131d90859a6SAlexander Holler #define CONFIG_USB_EHCI
132*928c4bdfSGovindraj.R 
133*928c4bdfSGovindraj.R #define CONFIG_USB_ULPI
134*928c4bdfSGovindraj.R #define CONFIG_USB_ULPI_VIEWPORT_OMAP
135*928c4bdfSGovindraj.R 
136d90859a6SAlexander Holler #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
1372162439aSKoen Kooi #define CONFIG_USB_HOST_ETHER
1382162439aSKoen Kooi #define CONFIG_USB_ETHER_SMSC95XX
13954b62d59SKoen Kooi #define CONFIG_USB_ETHER_ASIX
1402162439aSKoen Kooi 
141d90859a6SAlexander Holler 
142f904cdbbSDirk Behme /* commands to include */
143f904cdbbSDirk Behme #include <config_cmd_default.h>
144f904cdbbSDirk Behme 
14595c6f6d3SHeiko Schocher #define CONFIG_CMD_CACHE
146f904cdbbSDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
147f904cdbbSDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
148f904cdbbSDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
149917cfc70SNishanth Menon #define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
150942556a9SStefan Roese #define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
151917cfc70SNishanth Menon #define MTDIDS_DEFAULT			"nand0=nand"
152917cfc70SNishanth Menon #define MTDPARTS_DEFAULT		"mtdparts=nand:512k(x-loader),"\
153917cfc70SNishanth Menon 					"1920k(u-boot),128k(u-boot-env),"\
154917cfc70SNishanth Menon 					"4m(kernel),-(fs)"
155f904cdbbSDirk Behme 
156f904cdbbSDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
157f904cdbbSDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
158d90859a6SAlexander Holler #define CONFIG_USB_STORAGE	/* USB storage support		*/
159f904cdbbSDirk Behme #define CONFIG_CMD_NAND		/* NAND support			*/
16070d8c944SJason Kridner #define CONFIG_CMD_LED		/* LED support			*/
1612162439aSKoen Kooi #define CONFIG_CMD_NET      /* bootp, tftpboot, rarpboot    */
1622162439aSKoen Kooi #define CONFIG_CMD_NFS      /* NFS support          */
1632162439aSKoen Kooi #define CONFIG_CMD_PING
16454b62d59SKoen Kooi #define CONFIG_CMD_DHCP
165933d3701SJason Kridner #define CONFIG_CMD_SETEXPR	/* Evaluate expressions		*/
166f904cdbbSDirk Behme 
167f904cdbbSDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
168f904cdbbSDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
169f904cdbbSDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
170f904cdbbSDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
171f904cdbbSDirk Behme 
172f904cdbbSDirk Behme #define CONFIG_SYS_NO_FLASH
1730297ec7eSTom Rix #define CONFIG_HARD_I2C			1
174f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
175f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
176f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS		0
177f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT	1
178ca5f80aeSKoen Kooi #define CONFIG_I2C_MULTI_BUS		1
179f904cdbbSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C	1
18025a4d017SKoen Kooi #define CONFIG_VIDEO_OMAP3	/* DSS Support			*/
181f904cdbbSDirk Behme 
182f904cdbbSDirk Behme /*
1832c155130STom Rix  * TWL4030
1842c155130STom Rix  */
1852c155130STom Rix #define CONFIG_TWL4030_POWER		1
1862c155130STom Rix #define CONFIG_TWL4030_LED		1
1872c155130STom Rix 
1882c155130STom Rix /*
189f904cdbbSDirk Behme  * Board NAND Info.
190f904cdbbSDirk Behme  */
19160c23173SSteve Sakoman #define CONFIG_SYS_NAND_QUIET_TEST	1
192f904cdbbSDirk Behme #define CONFIG_NAND_OMAP_GPMC
193f904cdbbSDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
194f904cdbbSDirk Behme 							/* to access nand */
195f904cdbbSDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
196f904cdbbSDirk Behme 							/* to access nand at */
197f904cdbbSDirk Behme 							/* CS0 */
198f904cdbbSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
199f904cdbbSDirk Behme 
200f904cdbbSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
201f904cdbbSDirk Behme 							/* devices */
202f904cdbbSDirk Behme #define CONFIG_JFFS2_NAND
203f904cdbbSDirk Behme /* nand device jffs2 lives on */
204f904cdbbSDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
205f904cdbbSDirk Behme /* start of jffs2 partition */
206f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
207f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
208f904cdbbSDirk Behme 							/* partition */
209f904cdbbSDirk Behme 
210f904cdbbSDirk Behme /* Environment information */
2114c37e8deSKoen Kooi #define CONFIG_BOOTDELAY		2
212f904cdbbSDirk Behme 
213f904cdbbSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
214f4b36ea9SJason Kridner 	"loadaddr=0x80200000\0" \
215f4b36ea9SJason Kridner 	"rdaddr=0x81000000\0" \
21625374bfbSTom Rix 	"usbtty=cdc_acm\0" \
217e6829308SJoel A Fernandes 	"bootfile=uImage.beagle\0" \
21827b8c8f2SKoen Kooi 	"console=ttyO2,115200n8\0" \
219f6e593bbSKoen Kooi 	"mpurate=auto\0" \
220b1660314SKoen Kooi 	"buddy=none "\
221c522eac4SJason Kridner 	"optargs=\0" \
222c522eac4SJason Kridner 	"camera=none\0" \
22313d2cb98SSteve Sakoman 	"vram=12M\0" \
224f4b36ea9SJason Kridner 	"dvimode=640x480MR-16@60\0" \
22513d2cb98SSteve Sakoman 	"defaultdisplay=dvi\0" \
2260cd31144SSteve Sakoman 	"mmcdev=0\0" \
22713d2cb98SSteve Sakoman 	"mmcroot=/dev/mmcblk0p2 rw\0" \
22813d2cb98SSteve Sakoman 	"mmcrootfstype=ext3 rootwait\0" \
2293c6e50d7SSteve Sakoman 	"nandroot=ubi0:rootfs ubi.mtd=4\0" \
2303c6e50d7SSteve Sakoman 	"nandrootfstype=ubifs\0" \
231f4b36ea9SJason Kridner 	"ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \
232f4b36ea9SJason Kridner 	"ramrootfstype=ext2\0" \
233f904cdbbSDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
234c522eac4SJason Kridner 		"${optargs} " \
2355af32460SSteve Sakoman 		"mpurate=${mpurate} " \
236b1660314SKoen Kooi 		"buddy=${buddy} "\
237c522eac4SJason Kridner 		"camera=${camera} "\
23813d2cb98SSteve Sakoman 		"vram=${vram} " \
23913d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
24013d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
24113d2cb98SSteve Sakoman 		"root=${mmcroot} " \
24213d2cb98SSteve Sakoman 		"rootfstype=${mmcrootfstype}\0" \
243f904cdbbSDirk Behme 	"nandargs=setenv bootargs console=${console} " \
244c522eac4SJason Kridner 		"${optargs} " \
2455af32460SSteve Sakoman 		"mpurate=${mpurate} " \
246b1660314SKoen Kooi 		"buddy=${buddy} "\
247c522eac4SJason Kridner 		"camera=${camera} "\
24813d2cb98SSteve Sakoman 		"vram=${vram} " \
24913d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
25013d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
25113d2cb98SSteve Sakoman 		"root=${nandroot} " \
25213d2cb98SSteve Sakoman 		"rootfstype=${nandrootfstype}\0" \
253f835ea71SJason Kridner 	"bootenv=uEnv.txt\0" \
254f835ea71SJason Kridner 	"loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \
255cf073e49SAlexander Holler 	"importbootenv=echo Importing environment from mmc ...; " \
256cf073e49SAlexander Holler 		"env import -t $loadaddr $filesize\0" \
257f4b36ea9SJason Kridner 	"ramargs=setenv bootargs console=${console} " \
258f4b36ea9SJason Kridner 		"${optargs} " \
259f4b36ea9SJason Kridner 		"mpurate=${mpurate} " \
260f4b36ea9SJason Kridner 		"buddy=${buddy} "\
261f4b36ea9SJason Kridner 		"vram=${vram} " \
262f4b36ea9SJason Kridner 		"omapfb.mode=dvi:${dvimode} " \
263f4b36ea9SJason Kridner 		"omapdss.def_disp=${defaultdisplay} " \
264f4b36ea9SJason Kridner 		"root=${ramroot} " \
265f4b36ea9SJason Kridner 		"rootfstype=${ramrootfstype}\0" \
266f4b36ea9SJason Kridner 	"loadramdisk=fatload mmc ${mmcdev} ${rdaddr} ramdisk.gz\0" \
267e5549f0fSKoen Kooi 	"loaduimagefat=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
268e5549f0fSKoen Kooi 	"loaduimage=ext2load mmc ${mmcdev}:2 ${loadaddr} /boot/uImage\0" \
269f904cdbbSDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
270f904cdbbSDirk Behme 		"run mmcargs; " \
271f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
272f904cdbbSDirk Behme 	"nandboot=echo Booting from nand ...; " \
273f904cdbbSDirk Behme 		"run nandargs; " \
274f904cdbbSDirk Behme 		"nand read ${loadaddr} 280000 400000; " \
275f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
276f4b36ea9SJason Kridner 	"ramboot=echo Booting from ramdisk ...; " \
277f4b36ea9SJason Kridner 		"run ramargs; " \
278f4b36ea9SJason Kridner 		"bootm ${loadaddr}\0" \
279f904cdbbSDirk Behme 
280f904cdbbSDirk Behme #define CONFIG_BOOTCOMMAND \
2810cd31144SSteve Sakoman 	"if mmc rescan ${mmcdev}; then " \
282f835ea71SJason Kridner 		"if userbutton; then " \
283f835ea71SJason Kridner 			"setenv bootenv user.txt;" \
284f835ea71SJason Kridner 		"fi;" \
285cf073e49SAlexander Holler 		"echo SD/MMC found on device ${mmcdev};" \
286cf073e49SAlexander Holler 		"if run loadbootenv; then " \
287f835ea71SJason Kridner 			"echo Loaded environment from ${bootenv};" \
288cf073e49SAlexander Holler 			"run importbootenv;" \
289cf073e49SAlexander Holler 		"fi;" \
290cf073e49SAlexander Holler 		"if test -n $uenvcmd; then " \
291cf073e49SAlexander Holler 			"echo Running uenvcmd ...;" \
292cf073e49SAlexander Holler 			"run uenvcmd;" \
293cf073e49SAlexander Holler 		"fi;" \
294f904cdbbSDirk Behme 		"if run loaduimage; then " \
295f904cdbbSDirk Behme 			"run mmcboot;" \
296f904cdbbSDirk Behme 		"fi;" \
297f904cdbbSDirk Behme 	"fi;" \
298cf073e49SAlexander Holler 	"run nandboot;" \
299f904cdbbSDirk Behme 
300f904cdbbSDirk Behme #define CONFIG_AUTO_COMPLETE		1
301f904cdbbSDirk Behme /*
302f904cdbbSDirk Behme  * Miscellaneous configurable options
303f904cdbbSDirk Behme  */
304f904cdbbSDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
305f904cdbbSDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
306f904cdbbSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
3071270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT		"OMAP3 beagleboard.org # "
308f62b1257SVaibhav Hiremath #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
309f904cdbbSDirk Behme /* Print Buffer Size */
310f904cdbbSDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
311f904cdbbSDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
312933d3701SJason Kridner #define CONFIG_SYS_MAXARGS		32	/* max number of command args */
313f904cdbbSDirk Behme /* Boot Argument Buffer Size */
314f904cdbbSDirk Behme #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
315f904cdbbSDirk Behme 
316780a97f8SJason Kridner #define CONFIG_SYS_ALT_MEMTEST		1
317780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_START	(0x82000000)		/* memtest */
318780a97f8SJason Kridner 								/* defaults */
319780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_END		(0x87FFFFFF) 		/* 128MB */
320780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_SCRATCH	(0x81000000)	/* dummy address */
321f904cdbbSDirk Behme 
322f904cdbbSDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
323f904cdbbSDirk Behme 							/* load address */
324f904cdbbSDirk Behme 
325f904cdbbSDirk Behme /*
326d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
327d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
328d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
329f904cdbbSDirk Behme  */
330f904cdbbSDirk Behme #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
331d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
332d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
333f904cdbbSDirk Behme 
334f904cdbbSDirk Behme /*-----------------------------------------------------------------------
335f904cdbbSDirk Behme  * Stack sizes
336f904cdbbSDirk Behme  *
337f904cdbbSDirk Behme  * The stack sizes are set up in start.S using the settings below
338f904cdbbSDirk Behme  */
3399c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
340f904cdbbSDirk Behme 
341f904cdbbSDirk Behme /*-----------------------------------------------------------------------
342f904cdbbSDirk Behme  * Physical Memory Map
343f904cdbbSDirk Behme  */
344f904cdbbSDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
345f904cdbbSDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
346f904cdbbSDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
347f904cdbbSDirk Behme 
348f904cdbbSDirk Behme /*-----------------------------------------------------------------------
349f904cdbbSDirk Behme  * FLASH and environment organization
350f904cdbbSDirk Behme  */
351f904cdbbSDirk Behme 
352f904cdbbSDirk Behme /* **** PISMO SUPPORT *** */
353f904cdbbSDirk Behme 
354f904cdbbSDirk Behme /* Configure the PISMO */
355f904cdbbSDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
356f904cdbbSDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
357f904cdbbSDirk Behme 
3589c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
359f904cdbbSDirk Behme 
3606cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND)
3616cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE		PISMO1_NAND_BASE
3626cbec7b3SLuca Ceresoli #endif
363f904cdbbSDirk Behme 
364f904cdbbSDirk Behme /* Monitor at start of flash */
365f904cdbbSDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
366f904cdbbSDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
367f904cdbbSDirk Behme 
368f904cdbbSDirk Behme #define CONFIG_ENV_IS_IN_NAND		1
369f904cdbbSDirk Behme #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
370f904cdbbSDirk Behme #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
371f904cdbbSDirk Behme 
3726cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
3736cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
374f904cdbbSDirk Behme #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
375f904cdbbSDirk Behme 
376561142afSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
37731bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
37831bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_SIZE	0x800
37931bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
38031bfcf1cSSteve Sakoman 					 CONFIG_SYS_INIT_RAM_SIZE - \
38131bfcf1cSSteve Sakoman 					 GENERATED_GBL_DATA_SIZE)
382561142afSHeiko Schocher 
38353736baaSDirk Behme #define CONFIG_OMAP3_SPI
38453736baaSDirk Behme 
3858e40852fSAneesh V #define CONFIG_SYS_CACHELINE_SIZE	64
3868e40852fSAneesh V 
38775c57a35STom Rini /* Defines for SPL */
38875c57a35STom Rini #define CONFIG_SPL
38975c57a35STom Rini #define CONFIG_SPL_NAND_SIMPLE
39075c57a35STom Rini #define CONFIG_SPL_TEXT_BASE		0x40200800
39175c57a35STom Rini #define CONFIG_SPL_MAX_SIZE		(45 * 1024)
39275c57a35STom Rini #define CONFIG_SPL_STACK		LOW_LEVEL_SRAM_STACK
39375c57a35STom Rini 
39475c57a35STom Rini #define CONFIG_SPL_BSS_START_ADDR	0x80000000
39575c57a35STom Rini #define CONFIG_SPL_BSS_MAX_SIZE		0x80000		/* 512 KB */
39675c57a35STom Rini 
39775c57a35STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x300 /* address 0x60000 */
39875c57a35STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS	0x200 /* 256 KB */
39975c57a35STom Rini #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION	1
40075c57a35STom Rini #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME	"u-boot.img"
40175c57a35STom Rini 
40275c57a35STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT
40375c57a35STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT
40475c57a35STom Rini #define CONFIG_SPL_I2C_SUPPORT
40575c57a35STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT
40675c57a35STom Rini #define CONFIG_SPL_MMC_SUPPORT
40775c57a35STom Rini #define CONFIG_SPL_FAT_SUPPORT
40875c57a35STom Rini #define CONFIG_SPL_SERIAL_SUPPORT
40975c57a35STom Rini #define CONFIG_SPL_NAND_SUPPORT
41075c57a35STom Rini #define CONFIG_SPL_POWER_SUPPORT
41175c57a35STom Rini #define CONFIG_SPL_OMAP3_ID_NAND
41275c57a35STom Rini #define CONFIG_SPL_LDSCRIPT		"$(CPUDIR)/omap-common/u-boot-spl.lds"
41375c57a35STom Rini 
41475c57a35STom Rini /* NAND boot config */
41575c57a35STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE
41675c57a35STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT	64
41775c57a35STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE	2048
41875c57a35STom Rini #define CONFIG_SYS_NAND_OOBSIZE		64
41975c57a35STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE	(128*1024)
42075c57a35STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
42175c57a35STom Rini #define CONFIG_SYS_NAND_ECCPOS		{2, 3, 4, 5, 6, 7, 8, 9,\
42275c57a35STom Rini 						10, 11, 12, 13}
42375c57a35STom Rini #define CONFIG_SYS_NAND_ECCSIZE		512
42475c57a35STom Rini #define CONFIG_SYS_NAND_ECCBYTES	3
42575c57a35STom Rini #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
42675c57a35STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x80000
42775c57a35STom Rini 
42875c57a35STom Rini /*
42975c57a35STom Rini  * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
43075c57a35STom Rini  * 64 bytes before this address should be set aside for u-boot.img's
43175c57a35STom Rini  * header. That is 0x800FFFC0--0x80100000 should not be used for any
43275c57a35STom Rini  * other needs.
43375c57a35STom Rini  */
43475c57a35STom Rini #define CONFIG_SYS_TEXT_BASE		0x80100000
43575c57a35STom Rini #define CONFIG_SYS_SPL_MALLOC_START	0x80208000
43675c57a35STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
43775c57a35STom Rini 
438f904cdbbSDirk Behme #endif /* __CONFIG_H */
439