xref: /rk3399_rockchip-uboot/include/configs/omap3_beagle.h (revision 25ddd1fb0a2281b182529afbc8fda5de2dc16d96)
1f904cdbbSDirk Behme /*
2f904cdbbSDirk Behme  * (C) Copyright 2006-2008
3f904cdbbSDirk Behme  * Texas Instruments.
4f904cdbbSDirk Behme  * Richard Woodruff <r-woodruff2@ti.com>
5f904cdbbSDirk Behme  * Syed Mohammed Khasim <x0khasim@ti.com>
6f904cdbbSDirk Behme  *
7f904cdbbSDirk Behme  * Configuration settings for the TI OMAP3530 Beagle board.
8f904cdbbSDirk Behme  *
9f904cdbbSDirk Behme  * See file CREDITS for list of people who contributed to this
10f904cdbbSDirk Behme  * project.
11f904cdbbSDirk Behme  *
12f904cdbbSDirk Behme  * This program is free software; you can redistribute it and/or
13f904cdbbSDirk Behme  * modify it under the terms of the GNU General Public License as
14f904cdbbSDirk Behme  * published by the Free Software Foundation; either version 2 of
15f904cdbbSDirk Behme  * the License, or (at your option) any later version.
16f904cdbbSDirk Behme  *
17f904cdbbSDirk Behme  * This program is distributed in the hope that it will be useful,
18f904cdbbSDirk Behme  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19f904cdbbSDirk Behme  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
20f904cdbbSDirk Behme  * GNU General Public License for more details.
21f904cdbbSDirk Behme  *
22f904cdbbSDirk Behme  * You should have received a copy of the GNU General Public License
23f904cdbbSDirk Behme  * along with this program; if not, write to the Free Software
24f904cdbbSDirk Behme  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25f904cdbbSDirk Behme  * MA 02111-1307 USA
26f904cdbbSDirk Behme  */
27f904cdbbSDirk Behme 
28f904cdbbSDirk Behme #ifndef __CONFIG_H
29f904cdbbSDirk Behme #define __CONFIG_H
30f904cdbbSDirk Behme 
31f904cdbbSDirk Behme /*
32f904cdbbSDirk Behme  * High Level Configuration Options
33f904cdbbSDirk Behme  */
34f56348afSSteve Sakoman #define CONFIG_ARMV7		1	/* This is an ARM V7 CPU core */
35f904cdbbSDirk Behme #define CONFIG_OMAP		1	/* in a TI OMAP core */
36f904cdbbSDirk Behme #define CONFIG_OMAP34XX		1	/* which is a 34XX */
37f904cdbbSDirk Behme #define CONFIG_OMAP3430		1	/* which is in a 3430 */
38f904cdbbSDirk Behme #define CONFIG_OMAP3_BEAGLE	1	/* working with BEAGLE */
39f904cdbbSDirk Behme 
40cae377b5SVaibhav Hiremath #define CONFIG_SDRC	/* The chip has SDRC controller */
41cae377b5SVaibhav Hiremath 
42f904cdbbSDirk Behme #include <asm/arch/cpu.h>		/* get chip and board defs */
43f904cdbbSDirk Behme #include <asm/arch/omap3.h>
44f904cdbbSDirk Behme 
456a6b62e3SSanjeev Premi /*
466a6b62e3SSanjeev Premi  * Display CPU and Board information
476a6b62e3SSanjeev Premi  */
486a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO		1
496a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO	1
506a6b62e3SSanjeev Premi 
51f904cdbbSDirk Behme /* Clock Defines */
52f904cdbbSDirk Behme #define V_OSCK			26000000	/* Clock output from T2 */
53f904cdbbSDirk Behme #define V_SCLK			(V_OSCK >> 1)
54f904cdbbSDirk Behme 
55f904cdbbSDirk Behme #undef CONFIG_USE_IRQ				/* no support for IRQs */
56f904cdbbSDirk Behme #define CONFIG_MISC_INIT_R
57f904cdbbSDirk Behme 
58b485556bSJohn Rigby #define CONFIG_OF_LIBFDT		1
59b485556bSJohn Rigby /*
60b485556bSJohn Rigby  * The early kernel mapping on ARM currently only maps from the base of DRAM
61b485556bSJohn Rigby  * to the end of the kernel image.  The kernel is loaded at DRAM base + 0x8000.
62b485556bSJohn Rigby  * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
63b485556bSJohn Rigby  * so that leaves DRAM base to DRAM base + 0x4000 available.
64b485556bSJohn Rigby  */
65b485556bSJohn Rigby #define CONFIG_SYS_BOOTMAPSZ	        0x4000
66b485556bSJohn Rigby 
67f904cdbbSDirk Behme #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
68f904cdbbSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS	1
69f904cdbbSDirk Behme #define CONFIG_INITRD_TAG		1
70f904cdbbSDirk Behme #define CONFIG_REVISION_TAG		1
71f904cdbbSDirk Behme 
72f904cdbbSDirk Behme /*
73f904cdbbSDirk Behme  * Size of malloc() pool
74f904cdbbSDirk Behme  */
759c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
76f904cdbbSDirk Behme 						/* Sector */
779c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
78f904cdbbSDirk Behme 						/* initial data */
79f904cdbbSDirk Behme 
80f904cdbbSDirk Behme /*
81f904cdbbSDirk Behme  * Hardware drivers
82f904cdbbSDirk Behme  */
83f904cdbbSDirk Behme 
84f904cdbbSDirk Behme /*
85f904cdbbSDirk Behme  * NS16550 Configuration
86f904cdbbSDirk Behme  */
87f904cdbbSDirk Behme #define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
88f904cdbbSDirk Behme 
89f904cdbbSDirk Behme #define CONFIG_SYS_NS16550
90f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_SERIAL
91f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
92f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
93f904cdbbSDirk Behme 
94f904cdbbSDirk Behme /*
95f904cdbbSDirk Behme  * select serial console configuration
96f904cdbbSDirk Behme  */
97f904cdbbSDirk Behme #define CONFIG_CONS_INDEX		3
98f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
99f904cdbbSDirk Behme #define CONFIG_SERIAL3			3	/* UART3 on Beagle Rev 2 */
100f904cdbbSDirk Behme 
101f904cdbbSDirk Behme /* allow to overwrite serial and ethaddr */
102f904cdbbSDirk Behme #define CONFIG_ENV_OVERWRITE
103f904cdbbSDirk Behme #define CONFIG_BAUDRATE			115200
104f904cdbbSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
105f904cdbbSDirk Behme 					115200}
1060cd31144SSteve Sakoman #define CONFIG_GENERIC_MMC		1
107f904cdbbSDirk Behme #define CONFIG_MMC			1
1080cd31144SSteve Sakoman #define CONFIG_OMAP_HSMMC		1
109f904cdbbSDirk Behme #define CONFIG_DOS_PARTITION		1
110f904cdbbSDirk Behme 
11130563a04SNishanth Menon /* DDR - I use Micron DDR */
11230563a04SNishanth Menon #define CONFIG_OMAP3_MICRON_DDR		1
11330563a04SNishanth Menon 
11425374bfbSTom Rix /* USB */
11525374bfbSTom Rix #define CONFIG_MUSB_UDC			1
11625374bfbSTom Rix #define CONFIG_USB_OMAP3		1
11725374bfbSTom Rix #define CONFIG_TWL4030_USB		1
11825374bfbSTom Rix 
11925374bfbSTom Rix /* USB device configuration */
12025374bfbSTom Rix #define CONFIG_USB_DEVICE		1
12125374bfbSTom Rix #define CONFIG_USB_TTY			1
12225374bfbSTom Rix #define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
12325374bfbSTom Rix 
124f904cdbbSDirk Behme /* commands to include */
125f904cdbbSDirk Behme #include <config_cmd_default.h>
126f904cdbbSDirk Behme 
12795c6f6d3SHeiko Schocher #define CONFIG_CMD_CACHE
128f904cdbbSDirk Behme #define CONFIG_CMD_EXT2		/* EXT2 Support			*/
129f904cdbbSDirk Behme #define CONFIG_CMD_FAT		/* FAT support			*/
130f904cdbbSDirk Behme #define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
131917cfc70SNishanth Menon #define CONFIG_CMD_MTDPARTS	/* Enable MTD parts commands */
132942556a9SStefan Roese #define CONFIG_MTD_DEVICE	/* needed for mtdparts commands */
133917cfc70SNishanth Menon #define MTDIDS_DEFAULT			"nand0=nand"
134917cfc70SNishanth Menon #define MTDPARTS_DEFAULT		"mtdparts=nand:512k(x-loader),"\
135917cfc70SNishanth Menon 					"1920k(u-boot),128k(u-boot-env),"\
136917cfc70SNishanth Menon 					"4m(kernel),-(fs)"
137f904cdbbSDirk Behme 
138f904cdbbSDirk Behme #define CONFIG_CMD_I2C		/* I2C serial bus support	*/
139f904cdbbSDirk Behme #define CONFIG_CMD_MMC		/* MMC support			*/
140f904cdbbSDirk Behme #define CONFIG_CMD_NAND		/* NAND support			*/
141f904cdbbSDirk Behme 
142f904cdbbSDirk Behme #undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
143f904cdbbSDirk Behme #undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
144f904cdbbSDirk Behme #undef CONFIG_CMD_IMI		/* iminfo			*/
145f904cdbbSDirk Behme #undef CONFIG_CMD_IMLS		/* List all found images	*/
146f904cdbbSDirk Behme #undef CONFIG_CMD_NET		/* bootp, tftpboot, rarpboot	*/
147f904cdbbSDirk Behme #undef CONFIG_CMD_NFS		/* NFS support			*/
148f904cdbbSDirk Behme 
149f904cdbbSDirk Behme #define CONFIG_SYS_NO_FLASH
1500297ec7eSTom Rix #define CONFIG_HARD_I2C			1
151f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SPEED		100000
152f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SLAVE		1
153f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS		0
154f904cdbbSDirk Behme #define CONFIG_SYS_I2C_BUS_SELECT	1
155f904cdbbSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C	1
156f904cdbbSDirk Behme 
157f904cdbbSDirk Behme /*
1582c155130STom Rix  * TWL4030
1592c155130STom Rix  */
1602c155130STom Rix #define CONFIG_TWL4030_POWER		1
1612c155130STom Rix #define CONFIG_TWL4030_LED		1
1622c155130STom Rix 
1632c155130STom Rix /*
164f904cdbbSDirk Behme  * Board NAND Info.
165f904cdbbSDirk Behme  */
16660c23173SSteve Sakoman #define CONFIG_SYS_NAND_QUIET_TEST	1
167f904cdbbSDirk Behme #define CONFIG_NAND_OMAP_GPMC
168f904cdbbSDirk Behme #define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
169f904cdbbSDirk Behme 							/* to access nand */
170f904cdbbSDirk Behme #define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
171f904cdbbSDirk Behme 							/* to access nand at */
172f904cdbbSDirk Behme 							/* CS0 */
173f904cdbbSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT	1
174f904cdbbSDirk Behme 
175f904cdbbSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
176f904cdbbSDirk Behme 							/* devices */
177f904cdbbSDirk Behme #define CONFIG_JFFS2_NAND
178f904cdbbSDirk Behme /* nand device jffs2 lives on */
179f904cdbbSDirk Behme #define CONFIG_JFFS2_DEV		"nand0"
180f904cdbbSDirk Behme /* start of jffs2 partition */
181f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_OFFSET	0x680000
182f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
183f904cdbbSDirk Behme 							/* partition */
184f904cdbbSDirk Behme 
185f904cdbbSDirk Behme /* Environment information */
186f904cdbbSDirk Behme #define CONFIG_BOOTDELAY		10
187f904cdbbSDirk Behme 
188f904cdbbSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \
189f904cdbbSDirk Behme 	"loadaddr=0x82000000\0" \
19025374bfbSTom Rix 	"usbtty=cdc_acm\0" \
191f904cdbbSDirk Behme 	"console=ttyS2,115200n8\0" \
1925af32460SSteve Sakoman 	"mpurate=500\0" \
19313d2cb98SSteve Sakoman 	"vram=12M\0" \
19413d2cb98SSteve Sakoman 	"dvimode=1024x768MR-16@60\0" \
19513d2cb98SSteve Sakoman 	"defaultdisplay=dvi\0" \
1960cd31144SSteve Sakoman 	"mmcdev=0\0" \
19713d2cb98SSteve Sakoman 	"mmcroot=/dev/mmcblk0p2 rw\0" \
19813d2cb98SSteve Sakoman 	"mmcrootfstype=ext3 rootwait\0" \
19913d2cb98SSteve Sakoman 	"nandroot=/dev/mtdblock4 rw\0" \
20013d2cb98SSteve Sakoman 	"nandrootfstype=jffs2\0" \
201f904cdbbSDirk Behme 	"mmcargs=setenv bootargs console=${console} " \
2025af32460SSteve Sakoman 		"mpurate=${mpurate} " \
20313d2cb98SSteve Sakoman 		"vram=${vram} " \
20413d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
20513d2cb98SSteve Sakoman 		"omapfb.debug=y " \
20613d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
20713d2cb98SSteve Sakoman 		"root=${mmcroot} " \
20813d2cb98SSteve Sakoman 		"rootfstype=${mmcrootfstype}\0" \
209f904cdbbSDirk Behme 	"nandargs=setenv bootargs console=${console} " \
2105af32460SSteve Sakoman 		"mpurate=${mpurate} " \
21113d2cb98SSteve Sakoman 		"vram=${vram} " \
21213d2cb98SSteve Sakoman 		"omapfb.mode=dvi:${dvimode} " \
21313d2cb98SSteve Sakoman 		"omapfb.debug=y " \
21413d2cb98SSteve Sakoman 		"omapdss.def_disp=${defaultdisplay} " \
21513d2cb98SSteve Sakoman 		"root=${nandroot} " \
21613d2cb98SSteve Sakoman 		"rootfstype=${nandrootfstype}\0" \
2170cd31144SSteve Sakoman 	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
218f904cdbbSDirk Behme 	"bootscript=echo Running bootscript from mmc ...; " \
21974de7aefSWolfgang Denk 		"source ${loadaddr}\0" \
2200cd31144SSteve Sakoman 	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
221f904cdbbSDirk Behme 	"mmcboot=echo Booting from mmc ...; " \
222f904cdbbSDirk Behme 		"run mmcargs; " \
223f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
224f904cdbbSDirk Behme 	"nandboot=echo Booting from nand ...; " \
225f904cdbbSDirk Behme 		"run nandargs; " \
226f904cdbbSDirk Behme 		"nand read ${loadaddr} 280000 400000; " \
227f904cdbbSDirk Behme 		"bootm ${loadaddr}\0" \
228f904cdbbSDirk Behme 
229f904cdbbSDirk Behme #define CONFIG_BOOTCOMMAND \
2300cd31144SSteve Sakoman 	"if mmc rescan ${mmcdev}; then " \
231f904cdbbSDirk Behme 		"if run loadbootscript; then " \
232f904cdbbSDirk Behme 			"run bootscript; " \
233f904cdbbSDirk Behme 		"else " \
234f904cdbbSDirk Behme 			"if run loaduimage; then " \
235f904cdbbSDirk Behme 				"run mmcboot; " \
236f904cdbbSDirk Behme 			"else run nandboot; " \
237f904cdbbSDirk Behme 			"fi; " \
238f904cdbbSDirk Behme 		"fi; " \
239f904cdbbSDirk Behme 	"else run nandboot; fi"
240f904cdbbSDirk Behme 
241f904cdbbSDirk Behme #define CONFIG_AUTO_COMPLETE		1
242f904cdbbSDirk Behme /*
243f904cdbbSDirk Behme  * Miscellaneous configurable options
244f904cdbbSDirk Behme  */
245f904cdbbSDirk Behme #define CONFIG_SYS_LONGHELP		/* undef to save memory */
246f904cdbbSDirk Behme #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
247f904cdbbSDirk Behme #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
2481270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT		"OMAP3 beagleboard.org # "
249f904cdbbSDirk Behme #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
250f904cdbbSDirk Behme /* Print Buffer Size */
251f904cdbbSDirk Behme #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
252f904cdbbSDirk Behme 					sizeof(CONFIG_SYS_PROMPT) + 16)
253f904cdbbSDirk Behme #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
254f904cdbbSDirk Behme /* Boot Argument Buffer Size */
255f904cdbbSDirk Behme #define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
256f904cdbbSDirk Behme 
257f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
258f904cdbbSDirk Behme 								/* works on */
259f904cdbbSDirk Behme #define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
260f904cdbbSDirk Behme 					0x01F00000) /* 31MB */
261f904cdbbSDirk Behme 
262f904cdbbSDirk Behme #define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
263f904cdbbSDirk Behme 							/* load address */
264f904cdbbSDirk Behme 
265f904cdbbSDirk Behme /*
266d3a513c2SManikandan Pillai  * OMAP3 has 12 GP timers, they can be driven by the system clock
267d3a513c2SManikandan Pillai  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
268d3a513c2SManikandan Pillai  * This rate is divided by a local divisor.
269f904cdbbSDirk Behme  */
270f904cdbbSDirk Behme #define CONFIG_SYS_TIMERBASE		(OMAP34XX_GPT2)
271d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV			2       /* Divisor: 2^(PTV+1) => 8 */
272d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ			1000
273f904cdbbSDirk Behme 
274f904cdbbSDirk Behme /*-----------------------------------------------------------------------
275f904cdbbSDirk Behme  * Stack sizes
276f904cdbbSDirk Behme  *
277f904cdbbSDirk Behme  * The stack sizes are set up in start.S using the settings below
278f904cdbbSDirk Behme  */
2799c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE	(128 << 10)	/* regular stack 128 KiB */
280f904cdbbSDirk Behme #ifdef CONFIG_USE_IRQ
2819c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_IRQ	(4 << 10)	/* IRQ stack 4 KiB */
2829c44ddccSSandeep Paulraj #define CONFIG_STACKSIZE_FIQ	(4 << 10)	/* FIQ stack 4 KiB */
283f904cdbbSDirk Behme #endif
284f904cdbbSDirk Behme 
285f904cdbbSDirk Behme /*-----------------------------------------------------------------------
286f904cdbbSDirk Behme  * Physical Memory Map
287f904cdbbSDirk Behme  */
288f904cdbbSDirk Behme #define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
289f904cdbbSDirk Behme #define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
2909c44ddccSSandeep Paulraj #define PHYS_SDRAM_1_SIZE	(32 << 20)	/* at least 32 MiB */
291f904cdbbSDirk Behme #define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
292f904cdbbSDirk Behme 
293f904cdbbSDirk Behme /* SDRAM Bank Allocation method */
294f904cdbbSDirk Behme #define SDRC_R_B_C		1
295f904cdbbSDirk Behme 
296f904cdbbSDirk Behme /*-----------------------------------------------------------------------
297f904cdbbSDirk Behme  * FLASH and environment organization
298f904cdbbSDirk Behme  */
299f904cdbbSDirk Behme 
300f904cdbbSDirk Behme /* **** PISMO SUPPORT *** */
301f904cdbbSDirk Behme 
302f904cdbbSDirk Behme /* Configure the PISMO */
303f904cdbbSDirk Behme #define PISMO1_NAND_SIZE		GPMC_SIZE_128M
304f904cdbbSDirk Behme #define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
305f904cdbbSDirk Behme 
306f904cdbbSDirk Behme #define CONFIG_SYS_MAX_FLASH_SECT	520	/* max number of sectors on */
307f904cdbbSDirk Behme 						/* one chip */
308f904cdbbSDirk Behme #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of flash banks */
3099c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
310f904cdbbSDirk Behme 
311f904cdbbSDirk Behme #define CONFIG_SYS_FLASH_BASE		boot_flash_base
312f904cdbbSDirk Behme 
313f904cdbbSDirk Behme /* Monitor at start of flash */
314f904cdbbSDirk Behme #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
315f904cdbbSDirk Behme #define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
316f904cdbbSDirk Behme 
317f904cdbbSDirk Behme #define CONFIG_ENV_IS_IN_NAND		1
318f904cdbbSDirk Behme #define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
319f904cdbbSDirk Behme #define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
320f904cdbbSDirk Behme 
321f904cdbbSDirk Behme #define CONFIG_SYS_ENV_SECT_SIZE	boot_flash_sec
322f904cdbbSDirk Behme #define CONFIG_ENV_OFFSET		boot_flash_off
323f904cdbbSDirk Behme #define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
324f904cdbbSDirk Behme 
325f904cdbbSDirk Behme /*-----------------------------------------------------------------------
326f904cdbbSDirk Behme  * CFI FLASH driver setup
327f904cdbbSDirk Behme  */
328f904cdbbSDirk Behme /* timeout values are in ticks */
329f904cdbbSDirk Behme #define CONFIG_SYS_FLASH_ERASE_TOUT	(100 * CONFIG_SYS_HZ)
330f904cdbbSDirk Behme #define CONFIG_SYS_FLASH_WRITE_TOUT	(100 * CONFIG_SYS_HZ)
331f904cdbbSDirk Behme 
332f904cdbbSDirk Behme /* Flash banks JFFS2 should use */
333f904cdbbSDirk Behme #define CONFIG_SYS_MAX_MTD_BANKS	(CONFIG_SYS_MAX_FLASH_BANKS + \
334f904cdbbSDirk Behme 					CONFIG_SYS_MAX_NAND_DEVICE)
335f904cdbbSDirk Behme #define CONFIG_SYS_JFFS2_MEM_NAND
336f904cdbbSDirk Behme /* use flash_info[2] */
337f904cdbbSDirk Behme #define CONFIG_SYS_JFFS2_FIRST_BANK	CONFIG_SYS_MAX_FLASH_BANKS
338f904cdbbSDirk Behme #define CONFIG_SYS_JFFS2_NUM_BANKS	1
339f904cdbbSDirk Behme 
340f904cdbbSDirk Behme #ifndef __ASSEMBLY__
341f904cdbbSDirk Behme extern unsigned int boot_flash_base;
342f904cdbbSDirk Behme extern volatile unsigned int boot_flash_env_addr;
343f904cdbbSDirk Behme extern unsigned int boot_flash_off;
344f904cdbbSDirk Behme extern unsigned int boot_flash_sec;
345f904cdbbSDirk Behme extern unsigned int boot_flash_type;
346f904cdbbSDirk Behme #endif
347f904cdbbSDirk Behme 
348a784c01aSHeiko Schocher /* additions for new relocation code, must be added to all boards */
349561142afSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
350*25ddd1fbSWolfgang Denk #define CONFIG_SYS_INIT_SP_ADDR		(LOW_LEVEL_SRAM_STACK - GENERATED_GBL_DATA_SIZE)
351561142afSHeiko Schocher 
352f904cdbbSDirk Behme #endif /* __CONFIG_H */
353