1f904cdbbSDirk Behme /* 2f904cdbbSDirk Behme * (C) Copyright 2006-2008 3f904cdbbSDirk Behme * Texas Instruments. 4f904cdbbSDirk Behme * Richard Woodruff <r-woodruff2@ti.com> 5f904cdbbSDirk Behme * Syed Mohammed Khasim <x0khasim@ti.com> 6f904cdbbSDirk Behme * 7f904cdbbSDirk Behme * Configuration settings for the TI OMAP3530 Beagle board. 8f904cdbbSDirk Behme * 9f904cdbbSDirk Behme * See file CREDITS for list of people who contributed to this 10f904cdbbSDirk Behme * project. 11f904cdbbSDirk Behme * 12f904cdbbSDirk Behme * This program is free software; you can redistribute it and/or 13f904cdbbSDirk Behme * modify it under the terms of the GNU General Public License as 14f904cdbbSDirk Behme * published by the Free Software Foundation; either version 2 of 15f904cdbbSDirk Behme * the License, or (at your option) any later version. 16f904cdbbSDirk Behme * 17f904cdbbSDirk Behme * This program is distributed in the hope that it will be useful, 18f904cdbbSDirk Behme * but WITHOUT ANY WARRANTY; without even the implied warranty of 19f904cdbbSDirk Behme * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 20f904cdbbSDirk Behme * GNU General Public License for more details. 21f904cdbbSDirk Behme * 22f904cdbbSDirk Behme * You should have received a copy of the GNU General Public License 23f904cdbbSDirk Behme * along with this program; if not, write to the Free Software 24f904cdbbSDirk Behme * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 25f904cdbbSDirk Behme * MA 02111-1307 USA 26f904cdbbSDirk Behme */ 27f904cdbbSDirk Behme 28f904cdbbSDirk Behme #ifndef __CONFIG_H 29f904cdbbSDirk Behme #define __CONFIG_H 30f904cdbbSDirk Behme 31f904cdbbSDirk Behme /* 32f904cdbbSDirk Behme * High Level Configuration Options 33f904cdbbSDirk Behme */ 34f904cdbbSDirk Behme #define CONFIG_OMAP 1 /* in a TI OMAP core */ 35f904cdbbSDirk Behme #define CONFIG_OMAP34XX 1 /* which is a 34XX */ 36f904cdbbSDirk Behme #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */ 37308252adSMarek Vasut #define CONFIG_OMAP_GPIO 38f904cdbbSDirk Behme 39cae377b5SVaibhav Hiremath #define CONFIG_SDRC /* The chip has SDRC controller */ 40cae377b5SVaibhav Hiremath 41f904cdbbSDirk Behme #include <asm/arch/cpu.h> /* get chip and board defs */ 42f904cdbbSDirk Behme #include <asm/arch/omap3.h> 43f904cdbbSDirk Behme 446a6b62e3SSanjeev Premi /* 456a6b62e3SSanjeev Premi * Display CPU and Board information 466a6b62e3SSanjeev Premi */ 476a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_CPUINFO 1 486a6b62e3SSanjeev Premi #define CONFIG_DISPLAY_BOARDINFO 1 496a6b62e3SSanjeev Premi 50f904cdbbSDirk Behme /* Clock Defines */ 51f904cdbbSDirk Behme #define V_OSCK 26000000 /* Clock output from T2 */ 52f904cdbbSDirk Behme #define V_SCLK (V_OSCK >> 1) 53f904cdbbSDirk Behme 54f904cdbbSDirk Behme #define CONFIG_MISC_INIT_R 55f904cdbbSDirk Behme 56*03a2075aSTom Rini #define CONFIG_OF_LIBFDT 57*03a2075aSTom Rini #define CONFIG_CMD_BOOTZ 58b485556bSJohn Rigby 59f904cdbbSDirk Behme #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 60f904cdbbSDirk Behme #define CONFIG_SETUP_MEMORY_TAGS 1 61f904cdbbSDirk Behme #define CONFIG_INITRD_TAG 1 62f904cdbbSDirk Behme #define CONFIG_REVISION_TAG 1 63f904cdbbSDirk Behme 64f904cdbbSDirk Behme /* 65f904cdbbSDirk Behme * Size of malloc() pool 66f904cdbbSDirk Behme */ 679c44ddccSSandeep Paulraj #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */ 68f904cdbbSDirk Behme /* Sector */ 699c44ddccSSandeep Paulraj #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10)) 70f904cdbbSDirk Behme 71f904cdbbSDirk Behme /* 72f904cdbbSDirk Behme * Hardware drivers 73f904cdbbSDirk Behme */ 74f904cdbbSDirk Behme 75f904cdbbSDirk Behme /* 76f904cdbbSDirk Behme * NS16550 Configuration 77f904cdbbSDirk Behme */ 78f904cdbbSDirk Behme #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */ 79f904cdbbSDirk Behme 80f904cdbbSDirk Behme #define CONFIG_SYS_NS16550 81f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_SERIAL 82f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_REG_SIZE (-4) 83f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK 84f904cdbbSDirk Behme 85f904cdbbSDirk Behme /* 86f904cdbbSDirk Behme * select serial console configuration 87f904cdbbSDirk Behme */ 88f904cdbbSDirk Behme #define CONFIG_CONS_INDEX 3 89f904cdbbSDirk Behme #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3 90f904cdbbSDirk Behme #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */ 91f904cdbbSDirk Behme 92f904cdbbSDirk Behme /* allow to overwrite serial and ethaddr */ 93f904cdbbSDirk Behme #define CONFIG_ENV_OVERWRITE 94f904cdbbSDirk Behme #define CONFIG_BAUDRATE 115200 95f904cdbbSDirk Behme #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\ 96f904cdbbSDirk Behme 115200} 970cd31144SSteve Sakoman #define CONFIG_GENERIC_MMC 1 98f904cdbbSDirk Behme #define CONFIG_MMC 1 990cd31144SSteve Sakoman #define CONFIG_OMAP_HSMMC 1 100f904cdbbSDirk Behme #define CONFIG_DOS_PARTITION 1 101f904cdbbSDirk Behme 10270d8c944SJason Kridner /* Status LED */ 10370d8c944SJason Kridner #define CONFIG_STATUS_LED 1 10470d8c944SJason Kridner #define CONFIG_BOARD_SPECIFIC_LED 1 10570d8c944SJason Kridner #define STATUS_LED_BIT 0x01 10670d8c944SJason Kridner #define STATUS_LED_STATE STATUS_LED_ON 10770d8c944SJason Kridner #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2) 10870d8c944SJason Kridner #define STATUS_LED_BIT1 0x02 10970d8c944SJason Kridner #define STATUS_LED_STATE1 STATUS_LED_ON 11070d8c944SJason Kridner #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2) 11170d8c944SJason Kridner #define STATUS_LED_BOOT STATUS_LED_BIT 11270d8c944SJason Kridner #define STATUS_LED_GREEN STATUS_LED_BIT1 11370d8c944SJason Kridner 114f74fc4aeSJason Kridner /* Enable Multi Bus support for I2C */ 115f74fc4aeSJason Kridner #define CONFIG_I2C_MULTI_BUS 1 116f74fc4aeSJason Kridner 117f74fc4aeSJason Kridner /* Probe all devices */ 1188c4e0ca6SSanjeev Premi #define CONFIG_SYS_I2C_NOPROBES {{0x0, 0x0}} 119f74fc4aeSJason Kridner 12025374bfbSTom Rix /* USB */ 121c2af345eSIlya Yanok #define CONFIG_MUSB_GADGET 122c2af345eSIlya Yanok #define CONFIG_USB_MUSB_OMAP2PLUS 123c2af345eSIlya Yanok #define CONFIG_MUSB_PIO_ONLY 124c2af345eSIlya Yanok #define CONFIG_USB_GADGET_DUALSPEED 12525374bfbSTom Rix #define CONFIG_TWL4030_USB 1 126c642b151SIlya Yanok #define CONFIG_USB_ETHER 127c642b151SIlya Yanok #define CONFIG_USB_ETHER_RNDIS 12825374bfbSTom Rix 129d90859a6SAlexander Holler /* USB EHCI */ 130d90859a6SAlexander Holler #define CONFIG_CMD_USB 131d90859a6SAlexander Holler #define CONFIG_USB_EHCI 132928c4bdfSGovindraj.R 13329321c05SIlya Yanok #define CONFIG_USB_EHCI_OMAP 13429321c05SIlya Yanok #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 147 13529321c05SIlya Yanok 136928c4bdfSGovindraj.R #define CONFIG_USB_ULPI 137928c4bdfSGovindraj.R #define CONFIG_USB_ULPI_VIEWPORT_OMAP 138928c4bdfSGovindraj.R 139d90859a6SAlexander Holler #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3 1402162439aSKoen Kooi #define CONFIG_USB_HOST_ETHER 1412162439aSKoen Kooi #define CONFIG_USB_ETHER_SMSC95XX 14254b62d59SKoen Kooi #define CONFIG_USB_ETHER_ASIX 1432162439aSKoen Kooi 144d90859a6SAlexander Holler 145f904cdbbSDirk Behme /* commands to include */ 146f904cdbbSDirk Behme #include <config_cmd_default.h> 147f904cdbbSDirk Behme 148776bebb7STom Rini #define CONFIG_CMD_ASKENV 149776bebb7STom Rini 15095c6f6d3SHeiko Schocher #define CONFIG_CMD_CACHE 151f904cdbbSDirk Behme #define CONFIG_CMD_EXT2 /* EXT2 Support */ 152f904cdbbSDirk Behme #define CONFIG_CMD_FAT /* FAT support */ 153f904cdbbSDirk Behme #define CONFIG_CMD_JFFS2 /* JFFS2 Support */ 154917cfc70SNishanth Menon #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */ 155942556a9SStefan Roese #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ 156917cfc70SNishanth Menon #define MTDIDS_DEFAULT "nand0=nand" 157917cfc70SNishanth Menon #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\ 158917cfc70SNishanth Menon "1920k(u-boot),128k(u-boot-env),"\ 159917cfc70SNishanth Menon "4m(kernel),-(fs)" 160f904cdbbSDirk Behme 161f904cdbbSDirk Behme #define CONFIG_CMD_I2C /* I2C serial bus support */ 162f904cdbbSDirk Behme #define CONFIG_CMD_MMC /* MMC support */ 163d90859a6SAlexander Holler #define CONFIG_USB_STORAGE /* USB storage support */ 164f904cdbbSDirk Behme #define CONFIG_CMD_NAND /* NAND support */ 16570d8c944SJason Kridner #define CONFIG_CMD_LED /* LED support */ 1662162439aSKoen Kooi #define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */ 1672162439aSKoen Kooi #define CONFIG_CMD_NFS /* NFS support */ 1682162439aSKoen Kooi #define CONFIG_CMD_PING 16954b62d59SKoen Kooi #define CONFIG_CMD_DHCP 170933d3701SJason Kridner #define CONFIG_CMD_SETEXPR /* Evaluate expressions */ 171aae58b95SJoel Fernandes #define CONFIG_CMD_GPIO /* Enable gpio command */ 172f904cdbbSDirk Behme 173f904cdbbSDirk Behme #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */ 174f904cdbbSDirk Behme #undef CONFIG_CMD_FPGA /* FPGA configuration Support */ 175f904cdbbSDirk Behme #undef CONFIG_CMD_IMI /* iminfo */ 176f904cdbbSDirk Behme #undef CONFIG_CMD_IMLS /* List all found images */ 177f904cdbbSDirk Behme 178f904cdbbSDirk Behme #define CONFIG_SYS_NO_FLASH 1790297ec7eSTom Rix #define CONFIG_HARD_I2C 1 180f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SPEED 100000 181f904cdbbSDirk Behme #define CONFIG_SYS_I2C_SLAVE 1 182ca5f80aeSKoen Kooi #define CONFIG_I2C_MULTI_BUS 1 183f904cdbbSDirk Behme #define CONFIG_DRIVER_OMAP34XX_I2C 1 18425a4d017SKoen Kooi #define CONFIG_VIDEO_OMAP3 /* DSS Support */ 185f904cdbbSDirk Behme 186f904cdbbSDirk Behme /* 1872c155130STom Rix * TWL4030 1882c155130STom Rix */ 1892c155130STom Rix #define CONFIG_TWL4030_POWER 1 1902c155130STom Rix #define CONFIG_TWL4030_LED 1 1912c155130STom Rix 1922c155130STom Rix /* 193f904cdbbSDirk Behme * Board NAND Info. 194f904cdbbSDirk Behme */ 19560c23173SSteve Sakoman #define CONFIG_SYS_NAND_QUIET_TEST 1 196f904cdbbSDirk Behme #define CONFIG_NAND_OMAP_GPMC 197f904cdbbSDirk Behme #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */ 198f904cdbbSDirk Behme /* to access nand */ 199f904cdbbSDirk Behme #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */ 200f904cdbbSDirk Behme /* to access nand at */ 201f904cdbbSDirk Behme /* CS0 */ 202f904cdbbSDirk Behme #define GPMC_NAND_ECC_LP_x16_LAYOUT 1 203f904cdbbSDirk Behme 204f904cdbbSDirk Behme #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */ 205f904cdbbSDirk Behme /* devices */ 206f904cdbbSDirk Behme #define CONFIG_JFFS2_NAND 207f904cdbbSDirk Behme /* nand device jffs2 lives on */ 208f904cdbbSDirk Behme #define CONFIG_JFFS2_DEV "nand0" 209f904cdbbSDirk Behme /* start of jffs2 partition */ 210f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_OFFSET 0x680000 211f904cdbbSDirk Behme #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */ 212f904cdbbSDirk Behme /* partition */ 213f904cdbbSDirk Behme 214f904cdbbSDirk Behme /* Environment information */ 2151dd07fe8STom Rini #define CONFIG_BOOTDELAY 3 216f904cdbbSDirk Behme 217f904cdbbSDirk Behme #define CONFIG_EXTRA_ENV_SETTINGS \ 218f4b36ea9SJason Kridner "loadaddr=0x80200000\0" \ 219f4b36ea9SJason Kridner "rdaddr=0x81000000\0" \ 22025374bfbSTom Rix "usbtty=cdc_acm\0" \ 221e6829308SJoel A Fernandes "bootfile=uImage.beagle\0" \ 22227b8c8f2SKoen Kooi "console=ttyO2,115200n8\0" \ 223f6e593bbSKoen Kooi "mpurate=auto\0" \ 224847b83d0SPeter Meerwald "buddy=none\0" \ 225c522eac4SJason Kridner "optargs=\0" \ 226c522eac4SJason Kridner "camera=none\0" \ 22713d2cb98SSteve Sakoman "vram=12M\0" \ 228f4b36ea9SJason Kridner "dvimode=640x480MR-16@60\0" \ 22913d2cb98SSteve Sakoman "defaultdisplay=dvi\0" \ 2300cd31144SSteve Sakoman "mmcdev=0\0" \ 23113d2cb98SSteve Sakoman "mmcroot=/dev/mmcblk0p2 rw\0" \ 23213d2cb98SSteve Sakoman "mmcrootfstype=ext3 rootwait\0" \ 2333c6e50d7SSteve Sakoman "nandroot=ubi0:rootfs ubi.mtd=4\0" \ 2343c6e50d7SSteve Sakoman "nandrootfstype=ubifs\0" \ 235f4b36ea9SJason Kridner "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \ 236f4b36ea9SJason Kridner "ramrootfstype=ext2\0" \ 237f904cdbbSDirk Behme "mmcargs=setenv bootargs console=${console} " \ 238c522eac4SJason Kridner "${optargs} " \ 2395af32460SSteve Sakoman "mpurate=${mpurate} " \ 240b1660314SKoen Kooi "buddy=${buddy} "\ 241c522eac4SJason Kridner "camera=${camera} "\ 24213d2cb98SSteve Sakoman "vram=${vram} " \ 24313d2cb98SSteve Sakoman "omapfb.mode=dvi:${dvimode} " \ 24413d2cb98SSteve Sakoman "omapdss.def_disp=${defaultdisplay} " \ 24513d2cb98SSteve Sakoman "root=${mmcroot} " \ 24613d2cb98SSteve Sakoman "rootfstype=${mmcrootfstype}\0" \ 247f904cdbbSDirk Behme "nandargs=setenv bootargs console=${console} " \ 248c522eac4SJason Kridner "${optargs} " \ 2495af32460SSteve Sakoman "mpurate=${mpurate} " \ 250b1660314SKoen Kooi "buddy=${buddy} "\ 251c522eac4SJason Kridner "camera=${camera} "\ 25213d2cb98SSteve Sakoman "vram=${vram} " \ 25313d2cb98SSteve Sakoman "omapfb.mode=dvi:${dvimode} " \ 25413d2cb98SSteve Sakoman "omapdss.def_disp=${defaultdisplay} " \ 25513d2cb98SSteve Sakoman "root=${nandroot} " \ 25613d2cb98SSteve Sakoman "rootfstype=${nandrootfstype}\0" \ 257f835ea71SJason Kridner "bootenv=uEnv.txt\0" \ 258f835ea71SJason Kridner "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \ 259cf073e49SAlexander Holler "importbootenv=echo Importing environment from mmc ...; " \ 260cf073e49SAlexander Holler "env import -t $loadaddr $filesize\0" \ 261f4b36ea9SJason Kridner "ramargs=setenv bootargs console=${console} " \ 262f4b36ea9SJason Kridner "${optargs} " \ 263f4b36ea9SJason Kridner "mpurate=${mpurate} " \ 264f4b36ea9SJason Kridner "buddy=${buddy} "\ 265f4b36ea9SJason Kridner "vram=${vram} " \ 266f4b36ea9SJason Kridner "omapfb.mode=dvi:${dvimode} " \ 267f4b36ea9SJason Kridner "omapdss.def_disp=${defaultdisplay} " \ 268f4b36ea9SJason Kridner "root=${ramroot} " \ 269f4b36ea9SJason Kridner "rootfstype=${ramrootfstype}\0" \ 270f4b36ea9SJason Kridner "loadramdisk=fatload mmc ${mmcdev} ${rdaddr} ramdisk.gz\0" \ 271e5549f0fSKoen Kooi "loaduimagefat=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \ 272e5549f0fSKoen Kooi "loaduimage=ext2load mmc ${mmcdev}:2 ${loadaddr} /boot/uImage\0" \ 273f904cdbbSDirk Behme "mmcboot=echo Booting from mmc ...; " \ 274f904cdbbSDirk Behme "run mmcargs; " \ 275f904cdbbSDirk Behme "bootm ${loadaddr}\0" \ 276f904cdbbSDirk Behme "nandboot=echo Booting from nand ...; " \ 277f904cdbbSDirk Behme "run nandargs; " \ 278f904cdbbSDirk Behme "nand read ${loadaddr} 280000 400000; " \ 279f904cdbbSDirk Behme "bootm ${loadaddr}\0" \ 280f4b36ea9SJason Kridner "ramboot=echo Booting from ramdisk ...; " \ 281f4b36ea9SJason Kridner "run ramargs; " \ 282f4b36ea9SJason Kridner "bootm ${loadaddr}\0" \ 283aae58b95SJoel Fernandes "userbutton=if gpio input 173; then run userbutton_xm; " \ 284aae58b95SJoel Fernandes "else run userbutton_nonxm; fi;\0" \ 285aae58b95SJoel Fernandes "userbutton_xm=gpio input 4;\0" \ 286aae58b95SJoel Fernandes "userbutton_nonxm=gpio input 7;\0" 287d7aff44aSRobert P. J. Day /* "run userbutton" will return 1 (false) if pressed and 0 (true) if not */ 288f904cdbbSDirk Behme #define CONFIG_BOOTCOMMAND \ 28966968110SAndrew Bradford "mmc dev ${mmcdev}; if mmc rescan; then " \ 290aae58b95SJoel Fernandes "if run userbutton; then " \ 291aae58b95SJoel Fernandes "setenv bootenv uEnv.txt;" \ 292aae58b95SJoel Fernandes "else " \ 293f835ea71SJason Kridner "setenv bootenv user.txt;" \ 294f835ea71SJason Kridner "fi;" \ 295cf073e49SAlexander Holler "echo SD/MMC found on device ${mmcdev};" \ 296cf073e49SAlexander Holler "if run loadbootenv; then " \ 297f835ea71SJason Kridner "echo Loaded environment from ${bootenv};" \ 298cf073e49SAlexander Holler "run importbootenv;" \ 299cf073e49SAlexander Holler "fi;" \ 300cf073e49SAlexander Holler "if test -n $uenvcmd; then " \ 301cf073e49SAlexander Holler "echo Running uenvcmd ...;" \ 302cf073e49SAlexander Holler "run uenvcmd;" \ 303cf073e49SAlexander Holler "fi;" \ 304f904cdbbSDirk Behme "if run loaduimage; then " \ 305f904cdbbSDirk Behme "run mmcboot;" \ 306f904cdbbSDirk Behme "fi;" \ 307f904cdbbSDirk Behme "fi;" \ 308cf073e49SAlexander Holler "run nandboot;" \ 309f904cdbbSDirk Behme 310f904cdbbSDirk Behme #define CONFIG_AUTO_COMPLETE 1 311f904cdbbSDirk Behme /* 312f904cdbbSDirk Behme * Miscellaneous configurable options 313f904cdbbSDirk Behme */ 314f904cdbbSDirk Behme #define CONFIG_SYS_LONGHELP /* undef to save memory */ 315f904cdbbSDirk Behme #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 3161270ec13SRobert P. J. Day #define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # " 317f62b1257SVaibhav Hiremath #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 318f904cdbbSDirk Behme /* Print Buffer Size */ 319f904cdbbSDirk Behme #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 320f904cdbbSDirk Behme sizeof(CONFIG_SYS_PROMPT) + 16) 321933d3701SJason Kridner #define CONFIG_SYS_MAXARGS 32 /* max number of command args */ 322f904cdbbSDirk Behme /* Boot Argument Buffer Size */ 323f904cdbbSDirk Behme #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE) 324f904cdbbSDirk Behme 325780a97f8SJason Kridner #define CONFIG_SYS_ALT_MEMTEST 1 326780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_START (0x82000000) /* memtest */ 327780a97f8SJason Kridner /* defaults */ 328780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_END (0x87FFFFFF) /* 128MB */ 329780a97f8SJason Kridner #define CONFIG_SYS_MEMTEST_SCRATCH (0x81000000) /* dummy address */ 330f904cdbbSDirk Behme 331f904cdbbSDirk Behme #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */ 332f904cdbbSDirk Behme /* load address */ 333f904cdbbSDirk Behme 334f904cdbbSDirk Behme /* 335d3a513c2SManikandan Pillai * OMAP3 has 12 GP timers, they can be driven by the system clock 336d3a513c2SManikandan Pillai * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK). 337d3a513c2SManikandan Pillai * This rate is divided by a local divisor. 338f904cdbbSDirk Behme */ 339f904cdbbSDirk Behme #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2) 340d3a513c2SManikandan Pillai #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */ 341d3a513c2SManikandan Pillai #define CONFIG_SYS_HZ 1000 342f904cdbbSDirk Behme 343f904cdbbSDirk Behme /*----------------------------------------------------------------------- 344f904cdbbSDirk Behme * Physical Memory Map 345f904cdbbSDirk Behme */ 346f904cdbbSDirk Behme #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */ 347f904cdbbSDirk Behme #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0 348f904cdbbSDirk Behme #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1 349f904cdbbSDirk Behme 350f904cdbbSDirk Behme /*----------------------------------------------------------------------- 351f904cdbbSDirk Behme * FLASH and environment organization 352f904cdbbSDirk Behme */ 353f904cdbbSDirk Behme 354f904cdbbSDirk Behme /* **** PISMO SUPPORT *** */ 355f904cdbbSDirk Behme 356f904cdbbSDirk Behme /* Configure the PISMO */ 357f904cdbbSDirk Behme #define PISMO1_NAND_SIZE GPMC_SIZE_128M 358f904cdbbSDirk Behme #define PISMO1_ONEN_SIZE GPMC_SIZE_128M 359f904cdbbSDirk Behme 3609c44ddccSSandeep Paulraj #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */ 361f904cdbbSDirk Behme 3626cbec7b3SLuca Ceresoli #if defined(CONFIG_CMD_NAND) 3636cbec7b3SLuca Ceresoli #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE 3646cbec7b3SLuca Ceresoli #endif 365f904cdbbSDirk Behme 366f904cdbbSDirk Behme /* Monitor at start of flash */ 367f904cdbbSDirk Behme #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 368f904cdbbSDirk Behme #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP 369f904cdbbSDirk Behme 370f904cdbbSDirk Behme #define CONFIG_ENV_IS_IN_NAND 1 371f904cdbbSDirk Behme #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */ 372f904cdbbSDirk Behme #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */ 373f904cdbbSDirk Behme 3746cbec7b3SLuca Ceresoli #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */ 3756cbec7b3SLuca Ceresoli #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET 376f904cdbbSDirk Behme #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET 377f904cdbbSDirk Behme 378561142afSHeiko Schocher #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 37931bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800 38031bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_RAM_SIZE 0x800 38131bfcf1cSSteve Sakoman #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 38231bfcf1cSSteve Sakoman CONFIG_SYS_INIT_RAM_SIZE - \ 38331bfcf1cSSteve Sakoman GENERATED_GBL_DATA_SIZE) 384561142afSHeiko Schocher 38553736baaSDirk Behme #define CONFIG_OMAP3_SPI 38653736baaSDirk Behme 3878e40852fSAneesh V #define CONFIG_SYS_CACHELINE_SIZE 64 3888e40852fSAneesh V 38975c57a35STom Rini /* Defines for SPL */ 39075c57a35STom Rini #define CONFIG_SPL 39147f7bcaeSTom Rini #define CONFIG_SPL_FRAMEWORK 39275c57a35STom Rini #define CONFIG_SPL_NAND_SIMPLE 39375c57a35STom Rini #define CONFIG_SPL_TEXT_BASE 0x40200800 394e0820cccSTom Rini #define CONFIG_SPL_MAX_SIZE (54 * 1024) /* 8 KB for stack */ 39575c57a35STom Rini #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK 39675c57a35STom Rini 39775c57a35STom Rini #define CONFIG_SPL_BSS_START_ADDR 0x80000000 39875c57a35STom Rini #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */ 39975c57a35STom Rini 40075c57a35STom Rini #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */ 40175c57a35STom Rini #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */ 40275c57a35STom Rini #define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1 40375c57a35STom Rini #define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img" 40475c57a35STom Rini 40549175c49STom Rini #define CONFIG_SPL_BOARD_INIT 40675c57a35STom Rini #define CONFIG_SPL_LIBCOMMON_SUPPORT 40775c57a35STom Rini #define CONFIG_SPL_LIBDISK_SUPPORT 40875c57a35STom Rini #define CONFIG_SPL_I2C_SUPPORT 40975c57a35STom Rini #define CONFIG_SPL_LIBGENERIC_SUPPORT 41075c57a35STom Rini #define CONFIG_SPL_MMC_SUPPORT 41175c57a35STom Rini #define CONFIG_SPL_FAT_SUPPORT 41275c57a35STom Rini #define CONFIG_SPL_SERIAL_SUPPORT 41375c57a35STom Rini #define CONFIG_SPL_NAND_SUPPORT 4146f2f01b9SScott Wood #define CONFIG_SPL_NAND_BASE 4156f2f01b9SScott Wood #define CONFIG_SPL_NAND_DRIVERS 4166f2f01b9SScott Wood #define CONFIG_SPL_NAND_ECC 41716e41c85SMarek Vasut #define CONFIG_SPL_GPIO_SUPPORT 41875c57a35STom Rini #define CONFIG_SPL_POWER_SUPPORT 41975c57a35STom Rini #define CONFIG_SPL_OMAP3_ID_NAND 42075c57a35STom Rini #define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds" 42175c57a35STom Rini 42275c57a35STom Rini /* NAND boot config */ 42375c57a35STom Rini #define CONFIG_SYS_NAND_5_ADDR_CYCLE 42475c57a35STom Rini #define CONFIG_SYS_NAND_PAGE_COUNT 64 42575c57a35STom Rini #define CONFIG_SYS_NAND_PAGE_SIZE 2048 42675c57a35STom Rini #define CONFIG_SYS_NAND_OOBSIZE 64 42775c57a35STom Rini #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024) 42875c57a35STom Rini #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 42975c57a35STom Rini #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\ 43075c57a35STom Rini 10, 11, 12, 13} 43175c57a35STom Rini #define CONFIG_SYS_NAND_ECCSIZE 512 43275c57a35STom Rini #define CONFIG_SYS_NAND_ECCBYTES 3 43375c57a35STom Rini #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 43475c57a35STom Rini #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000 43575c57a35STom Rini 43675c57a35STom Rini /* 43775c57a35STom Rini * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM 43875c57a35STom Rini * 64 bytes before this address should be set aside for u-boot.img's 43975c57a35STom Rini * header. That is 0x800FFFC0--0x80100000 should not be used for any 44075c57a35STom Rini * other needs. 44175c57a35STom Rini */ 44275c57a35STom Rini #define CONFIG_SYS_TEXT_BASE 0x80100000 44375c57a35STom Rini #define CONFIG_SYS_SPL_MALLOC_START 0x80208000 44475c57a35STom Rini #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 44575c57a35STom Rini 446f904cdbbSDirk Behme #endif /* __CONFIG_H */ 447