xref: /rk3399_rockchip-uboot/include/configs/mx53smd.h (revision e090579d0a2d1aa38eab94b98877de9bcdd4f31d)
1860b32eeSFabio Estevam /*
2860b32eeSFabio Estevam  * Copyright (C) 2011 Freescale Semiconductor, Inc.
3860b32eeSFabio Estevam  *
4c4c596fbSFabio Estevam  * Configuration settings for the MX53SMD Freescale board.
5860b32eeSFabio Estevam  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7860b32eeSFabio Estevam  */
8860b32eeSFabio Estevam 
9860b32eeSFabio Estevam #ifndef __CONFIG_H
10860b32eeSFabio Estevam #define __CONFIG_H
11860b32eeSFabio Estevam 
12c4c596fbSFabio Estevam #define CONFIG_MACH_TYPE	MACH_TYPE_MX53_SMD
13c4c596fbSFabio Estevam 
14860b32eeSFabio Estevam #include <asm/arch/imx-regs.h>
15860b32eeSFabio Estevam 
16860b32eeSFabio Estevam #define CONFIG_CMDLINE_TAG			/* enable passing of ATAGs */
17860b32eeSFabio Estevam #define CONFIG_SETUP_MEMORY_TAGS
18860b32eeSFabio Estevam #define CONFIG_INITRD_TAG
19fd622f23SFabio Estevam #define CONFIG_REVISION_TAG
20860b32eeSFabio Estevam 
2118fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK
225a416df0SFabio Estevam 
23860b32eeSFabio Estevam /* Size of malloc() pool */
24860b32eeSFabio Estevam #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 2 * 1024 * 1024)
25860b32eeSFabio Estevam 
26860b32eeSFabio Estevam #define CONFIG_MXC_GPIO
27860b32eeSFabio Estevam 
28860b32eeSFabio Estevam #define CONFIG_MXC_UART
2940f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE	UART1_BASE
30860b32eeSFabio Estevam 
31860b32eeSFabio Estevam /* I2C Configs */
32b089d039Strem #define CONFIG_SYS_I2C
33b089d039Strem #define CONFIG_SYS_I2C_MXC
3403544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
3503544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
36f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
37860b32eeSFabio Estevam 
38860b32eeSFabio Estevam /* MMC Configs */
39860b32eeSFabio Estevam #define CONFIG_FSL_ESDHC
40860b32eeSFabio Estevam #define CONFIG_SYS_FSL_ESDHC_ADDR	0
41860b32eeSFabio Estevam #define CONFIG_SYS_FSL_ESDHC_NUM	1
42860b32eeSFabio Estevam 
43860b32eeSFabio Estevam /* Eth Configs */
44860b32eeSFabio Estevam #define CONFIG_HAS_ETH1
45860b32eeSFabio Estevam #define CONFIG_MII
46860b32eeSFabio Estevam 
47860b32eeSFabio Estevam #define CONFIG_FEC_MXC
48860b32eeSFabio Estevam #define IMX_FEC_BASE	FEC_BASE_ADDR
49860b32eeSFabio Estevam #define CONFIG_FEC_MXC_PHYADDR	0x1F
50860b32eeSFabio Estevam 
51860b32eeSFabio Estevam /* allow to overwrite serial and ethaddr */
52860b32eeSFabio Estevam #define CONFIG_ENV_OVERWRITE
53860b32eeSFabio Estevam #define CONFIG_CONS_INDEX		1
54860b32eeSFabio Estevam 
55860b32eeSFabio Estevam /* Command definition */
56860b32eeSFabio Estevam 
5728b119e9SWolfgang Grandegger #define CONFIG_ETHPRIME		"FEC0"
58860b32eeSFabio Estevam 
59860b32eeSFabio Estevam #define CONFIG_LOADADDR		0x70800000	/* loadaddr env var */
60860b32eeSFabio Estevam #define CONFIG_SYS_TEXT_BASE    0x77800000
61860b32eeSFabio Estevam 
62860b32eeSFabio Estevam #define CONFIG_EXTRA_ENV_SETTINGS \
63860b32eeSFabio Estevam 	"script=boot.scr\0" \
64860b32eeSFabio Estevam 	"uimage=uImage\0" \
65860b32eeSFabio Estevam 	"mmcdev=0\0" \
66860b32eeSFabio Estevam 	"mmcpart=2\0" \
67860b32eeSFabio Estevam 	"mmcroot=/dev/mmcblk0p3 rw\0" \
68860b32eeSFabio Estevam 	"mmcrootfstype=ext3 rootwait\0" \
69860b32eeSFabio Estevam 	"mmcargs=setenv bootargs console=ttymxc0,${baudrate} " \
70860b32eeSFabio Estevam 		"root=${mmcroot} " \
71860b32eeSFabio Estevam 		"rootfstype=${mmcrootfstype}\0" \
72860b32eeSFabio Estevam 	"loadbootscript=" \
73860b32eeSFabio Estevam 		"fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
74860b32eeSFabio Estevam 	"bootscript=echo Running bootscript from mmc ...; " \
75860b32eeSFabio Estevam 		"source\0" \
76860b32eeSFabio Estevam 	"loaduimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${uimage}\0" \
77860b32eeSFabio Estevam 	"mmcboot=echo Booting from mmc ...; " \
78860b32eeSFabio Estevam 		"run mmcargs; " \
79860b32eeSFabio Estevam 		"bootm\0" \
80860b32eeSFabio Estevam 	"netargs=setenv bootargs console=ttymxc0,${baudrate} " \
81860b32eeSFabio Estevam 		"root=/dev/nfs " \
82860b32eeSFabio Estevam 		"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
83860b32eeSFabio Estevam 	"netboot=echo Booting from net ...; " \
84860b32eeSFabio Estevam 		"run netargs; " \
85860b32eeSFabio Estevam 		"dhcp ${uimage}; bootm\0" \
86860b32eeSFabio Estevam 
87860b32eeSFabio Estevam #define CONFIG_BOOTCOMMAND \
8866968110SAndrew Bradford 	"mmc dev ${mmcdev}; if mmc rescan; then " \
89860b32eeSFabio Estevam 		"if run loadbootscript; then " \
90860b32eeSFabio Estevam 			"run bootscript; " \
91860b32eeSFabio Estevam 		"else " \
92860b32eeSFabio Estevam 			"if run loaduimage; then " \
93860b32eeSFabio Estevam 				"run mmcboot; " \
94860b32eeSFabio Estevam 			"else run netboot; " \
95860b32eeSFabio Estevam 			"fi; " \
96860b32eeSFabio Estevam 		"fi; " \
97860b32eeSFabio Estevam 	"else run netboot; fi"
98860b32eeSFabio Estevam #define CONFIG_ARP_TIMEOUT	200UL
99860b32eeSFabio Estevam 
100860b32eeSFabio Estevam /* Miscellaneous configurable options */
101860b32eeSFabio Estevam #define CONFIG_SYS_LONGHELP		/* undef to save memory */
102860b32eeSFabio Estevam #define CONFIG_AUTO_COMPLETE
103860b32eeSFabio Estevam 
104860b32eeSFabio Estevam #define CONFIG_SYS_MEMTEST_START       0x70000000
105869aed7bSFabio Estevam #define CONFIG_SYS_MEMTEST_END         0x70010000
106860b32eeSFabio Estevam 
107860b32eeSFabio Estevam #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
108860b32eeSFabio Estevam 
109860b32eeSFabio Estevam #define CONFIG_CMDLINE_EDITING
110860b32eeSFabio Estevam 
111860b32eeSFabio Estevam /* Physical Memory Map */
112860b32eeSFabio Estevam #define CONFIG_NR_DRAM_BANKS	2
113860b32eeSFabio Estevam #define PHYS_SDRAM_1		CSD0_BASE_ADDR
114860b32eeSFabio Estevam #define PHYS_SDRAM_1_SIZE	(512 * 1024 * 1024)
115860b32eeSFabio Estevam #define PHYS_SDRAM_2		CSD1_BASE_ADDR
116860b32eeSFabio Estevam #define PHYS_SDRAM_2_SIZE	(512 * 1024 * 1024)
117860b32eeSFabio Estevam #define PHYS_SDRAM_SIZE         (PHYS_SDRAM_1_SIZE + PHYS_SDRAM_2_SIZE)
118860b32eeSFabio Estevam 
119860b32eeSFabio Estevam #define CONFIG_SYS_SDRAM_BASE		(PHYS_SDRAM_1)
120860b32eeSFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR	(IRAM_BASE_ADDR)
121860b32eeSFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE	(IRAM_SIZE)
122860b32eeSFabio Estevam 
123860b32eeSFabio Estevam #define CONFIG_SYS_INIT_SP_OFFSET \
124860b32eeSFabio Estevam 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
125860b32eeSFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR \
126860b32eeSFabio Estevam 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
127860b32eeSFabio Estevam 
128*e856bdcfSMasahiro Yamada /* environment organization */
129860b32eeSFabio Estevam #define CONFIG_ENV_OFFSET      (6 * 64 * 1024)
130860b32eeSFabio Estevam #define CONFIG_ENV_SIZE        (8 * 1024)
131860b32eeSFabio Estevam #define CONFIG_SYS_MMC_ENV_DEV 0
132860b32eeSFabio Estevam 
133860b32eeSFabio Estevam #endif				/* __CONFIG_H */
134