xref: /rk3399_rockchip-uboot/include/configs/mx35pdk.h (revision 577968e5669858e1d5bcb651ab28d60d20166252)
1eae4988bSStefano Babic /*
2eae4988bSStefano Babic  * (C) Copyright 2010, Stefano Babic <sbabic@denx.de>
3eae4988bSStefano Babic  *
4eae4988bSStefano Babic  * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5eae4988bSStefano Babic  *
6eae4988bSStefano Babic  * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
7eae4988bSStefano Babic  *
8eae4988bSStefano Babic  * Configuration for the MX35pdk Freescale board.
9eae4988bSStefano Babic  *
101a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
11eae4988bSStefano Babic  */
12eae4988bSStefano Babic 
13eae4988bSStefano Babic #ifndef __CONFIG_H
14eae4988bSStefano Babic #define __CONFIG_H
15eae4988bSStefano Babic 
16eae4988bSStefano Babic #include <asm/arch/imx-regs.h>
17eae4988bSStefano Babic 
18eae4988bSStefano Babic  /* High Level Configuration Options */
19eae4988bSStefano Babic #define CONFIG_MX35
20eae4988bSStefano Babic 
21*18fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK
22eae4988bSStefano Babic 
23eae4988bSStefano Babic /* Set TEXT at the beginning of the NOR flash */
24eae4988bSStefano Babic #define CONFIG_SYS_TEXT_BASE	0xA0000000
25eae4988bSStefano Babic 
26eae4988bSStefano Babic #define CONFIG_CMDLINE_TAG		/* enable passing of ATAGs */
27eae4988bSStefano Babic #define CONFIG_REVISION_TAG
28eae4988bSStefano Babic #define CONFIG_SETUP_MEMORY_TAGS
29eae4988bSStefano Babic #define CONFIG_INITRD_TAG
30eae4988bSStefano Babic 
31eae4988bSStefano Babic /*
32eae4988bSStefano Babic  * Size of malloc() pool
33eae4988bSStefano Babic  */
34eae4988bSStefano Babic #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
35eae4988bSStefano Babic 
36eae4988bSStefano Babic /*
37eae4988bSStefano Babic  * Hardware drivers
38eae4988bSStefano Babic  */
39b089d039Strem #define CONFIG_SYS_I2C
40b089d039Strem #define CONFIG_SYS_I2C_MXC
4103544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
4203544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
43f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
44eae4988bSStefano Babic #define CONFIG_MXC_SPI
45a4adedd4SStefano Babic #define CONFIG_MXC_GPIO
46eae4988bSStefano Babic 
47eae4988bSStefano Babic /*
48eae4988bSStefano Babic  * PMIC Configs
49eae4988bSStefano Babic  */
50be3b51aaSŁukasz Majewski #define CONFIG_POWER
51be3b51aaSŁukasz Majewski #define CONFIG_POWER_I2C
52be3b51aaSŁukasz Majewski #define CONFIG_POWER_FSL
53913702caSSimon Glass #define CONFIG_POWER_FSL_MC13892
54eae4988bSStefano Babic #define CONFIG_SYS_FSL_PMIC_I2C_ADDR	0x08
55d28d6a96SFabio Estevam #define CONFIG_RTC_MC13XXX
56eae4988bSStefano Babic 
57eae4988bSStefano Babic /*
58eae4988bSStefano Babic  * MFD MC9SDZ60
59eae4988bSStefano Babic  */
60eae4988bSStefano Babic #define CONFIG_FSL_MC9SDZ60
61eae4988bSStefano Babic #define CONFIG_SYS_FSL_MC9SDZ60_I2C_ADDR	0x69
62eae4988bSStefano Babic 
63eae4988bSStefano Babic /*
64eae4988bSStefano Babic  * UART (console)
65eae4988bSStefano Babic  */
66eae4988bSStefano Babic #define CONFIG_MXC_UART
6740f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE	UART1_BASE
68eae4988bSStefano Babic 
69eae4988bSStefano Babic /* allow to overwrite serial and ethaddr */
70eae4988bSStefano Babic #define CONFIG_ENV_OVERWRITE
71eae4988bSStefano Babic #define CONFIG_CONS_INDEX	1
72eae4988bSStefano Babic 
73eae4988bSStefano Babic /*
74eae4988bSStefano Babic  * Command definition
75eae4988bSStefano Babic  */
76eae4988bSStefano Babic #define CONFIG_BOOTP_SUBNETMASK
77eae4988bSStefano Babic #define CONFIG_BOOTP_GATEWAY
78eae4988bSStefano Babic #define CONFIG_BOOTP_DNS
79eae4988bSStefano Babic 
80eae4988bSStefano Babic #define CONFIG_NET_RETRY_COUNT	100
81eae4988bSStefano Babic 
82eae4988bSStefano Babic 
83eae4988bSStefano Babic #define CONFIG_LOADADDR		0x80800000	/* loadaddr env var */
84eae4988bSStefano Babic 
85eae4988bSStefano Babic /*
86eae4988bSStefano Babic  * Ethernet on the debug board (SMC911)
87eae4988bSStefano Babic  */
88eae4988bSStefano Babic #define CONFIG_SMC911X
89eae4988bSStefano Babic #define CONFIG_SMC911X_16_BIT 1
90eae4988bSStefano Babic #define CONFIG_SMC911X_BASE CS5_BASE_ADDR
91eae4988bSStefano Babic 
92eae4988bSStefano Babic #define CONFIG_HAS_ETH1
93eae4988bSStefano Babic #define CONFIG_ETHPRIME
94eae4988bSStefano Babic 
95eae4988bSStefano Babic /*
96eae4988bSStefano Babic  * Ethernet on SOC (FEC)
97eae4988bSStefano Babic  */
98eae4988bSStefano Babic #define CONFIG_FEC_MXC
99eae4988bSStefano Babic #define IMX_FEC_BASE	FEC_BASE_ADDR
100eae4988bSStefano Babic #define CONFIG_FEC_MXC_PHYADDR	0x1F
101eae4988bSStefano Babic 
102eae4988bSStefano Babic #define CONFIG_MII
103eae4988bSStefano Babic 
104eae4988bSStefano Babic #define CONFIG_ARP_TIMEOUT	200UL
105eae4988bSStefano Babic 
106eae4988bSStefano Babic /*
107eae4988bSStefano Babic  * Miscellaneous configurable options
108eae4988bSStefano Babic  */
109eae4988bSStefano Babic #define CONFIG_SYS_LONGHELP	/* undef to save memory */
110eae4988bSStefano Babic #define CONFIG_CMDLINE_EDITING
111eae4988bSStefano Babic 
112eae4988bSStefano Babic #define CONFIG_AUTO_COMPLETE
113eae4988bSStefano Babic 
114eae4988bSStefano Babic #define CONFIG_SYS_MEMTEST_START	0	/* memtest works on */
115eae4988bSStefano Babic #define CONFIG_SYS_MEMTEST_END		0x10000
116eae4988bSStefano Babic 
117eae4988bSStefano Babic #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
118eae4988bSStefano Babic 
119eae4988bSStefano Babic /*
120eae4988bSStefano Babic  * Physical Memory Map
121eae4988bSStefano Babic  */
1226b5acfc1SStefano Babic #define CONFIG_NR_DRAM_BANKS	2
123eae4988bSStefano Babic #define PHYS_SDRAM_1		CSD0_BASE_ADDR
124eae4988bSStefano Babic #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
1256b5acfc1SStefano Babic #define PHYS_SDRAM_2		CSD1_BASE_ADDR
1266b5acfc1SStefano Babic #define PHYS_SDRAM_2_SIZE	(128 * 1024 * 1024)
127eae4988bSStefano Babic 
128eae4988bSStefano Babic #define CONFIG_SYS_SDRAM_BASE		CSD0_BASE_ADDR
129eae4988bSStefano Babic #define CONFIG_SYS_INIT_RAM_ADDR	(IRAM_BASE_ADDR + 0x10000)
130eae4988bSStefano Babic #define CONFIG_SYS_INIT_RAM_SIZE		(IRAM_SIZE / 2)
131eae4988bSStefano Babic #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
132eae4988bSStefano Babic 					GENERATED_GBL_DATA_SIZE)
133eae4988bSStefano Babic #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
134eae4988bSStefano Babic 					CONFIG_SYS_GBL_DATA_OFFSET)
135eae4988bSStefano Babic 
136eae4988bSStefano Babic /*
137eae4988bSStefano Babic  * MTD Command for mtdparts
138eae4988bSStefano Babic  */
139eae4988bSStefano Babic #define CONFIG_FLASH_CFI_MTD
140eae4988bSStefano Babic 
141eae4988bSStefano Babic /*
142eae4988bSStefano Babic  * FLASH and environment organization
143eae4988bSStefano Babic  */
144eae4988bSStefano Babic #define CONFIG_SYS_FLASH_BASE		CS0_BASE_ADDR
145eae4988bSStefano Babic #define CONFIG_SYS_MAX_FLASH_BANKS 1	/* max number of memory banks */
146eae4988bSStefano Babic #define CONFIG_SYS_MAX_FLASH_SECT 512	/* max number of sectors on one chip */
147eae4988bSStefano Babic /* Monitor at beginning of flash */
148eae4988bSStefano Babic #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
149eae4988bSStefano Babic #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
150eae4988bSStefano Babic 
151eae4988bSStefano Babic #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
152eae4988bSStefano Babic #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
153eae4988bSStefano Babic 
154eae4988bSStefano Babic /* Address and size of Redundant Environment Sector	*/
155eae4988bSStefano Babic #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
156eae4988bSStefano Babic #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
157eae4988bSStefano Babic 
158eae4988bSStefano Babic #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + \
159eae4988bSStefano Babic 				CONFIG_SYS_MONITOR_LEN)
160eae4988bSStefano Babic 
161eae4988bSStefano Babic #if defined(CONFIG_FSL_ENV_IN_NAND)
162eae4988bSStefano Babic 	#define CONFIG_ENV_OFFSET       (1024 * 1024)
163eae4988bSStefano Babic #endif
164eae4988bSStefano Babic 
165eae4988bSStefano Babic /*
166eae4988bSStefano Babic  * CFI FLASH driver setup
167eae4988bSStefano Babic  */
168eae4988bSStefano Babic #define CONFIG_SYS_FLASH_CFI		/* Flash memory is CFI compliant */
169eae4988bSStefano Babic #define CONFIG_FLASH_CFI_DRIVER
170eae4988bSStefano Babic 
171eae4988bSStefano Babic /* A non-standard buffered write algorithm */
172eae4988bSStefano Babic #define CONFIG_FLASH_SPANSION_S29WS_N
173eae4988bSStefano Babic #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	/* faster */
174eae4988bSStefano Babic #define CONFIG_SYS_FLASH_PROTECTION	/* Use hardware sector protection */
175eae4988bSStefano Babic 
176eae4988bSStefano Babic /*
177eae4988bSStefano Babic  * NAND FLASH driver setup
178eae4988bSStefano Babic  */
179eae4988bSStefano Babic #define CONFIG_MXC_NAND_REGS_BASE	(NFC_BASE_ADDR)
180eae4988bSStefano Babic #define CONFIG_SYS_MAX_NAND_DEVICE	1
181eae4988bSStefano Babic #define CONFIG_SYS_NAND_BASE		(NFC_BASE_ADDR)
182eae4988bSStefano Babic #define CONFIG_MXC_NAND_HWECC
183eae4988bSStefano Babic #define CONFIG_SYS_NAND_LARGEPAGE
184eae4988bSStefano Babic 
185961a7628SBenoît Thébaudeau /* EHCI driver */
186961a7628SBenoît Thébaudeau #define CONFIG_EHCI_IS_TDI
187961a7628SBenoît Thébaudeau #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
188961a7628SBenoît Thébaudeau #define CONFIG_USB_EHCI_MXC
189961a7628SBenoît Thébaudeau #define CONFIG_MXC_USB_PORT	0
190961a7628SBenoît Thébaudeau #define CONFIG_MXC_USB_FLAGS	(MXC_EHCI_INTERFACE_DIFF_UNI | \
191961a7628SBenoît Thébaudeau 				 MXC_EHCI_POWER_PINS_ENABLED | \
192961a7628SBenoît Thébaudeau 				 MXC_EHCI_OC_PIN_ACTIVE_LOW)
193961a7628SBenoît Thébaudeau #define CONFIG_MXC_USB_PORTSC	(MXC_EHCI_UTMI_16BIT | MXC_EHCI_MODE_UTMI)
194961a7628SBenoît Thébaudeau 
1953292539eSStefano Babic /* mmc driver */
1963292539eSStefano Babic #define CONFIG_FSL_ESDHC
1973292539eSStefano Babic #define CONFIG_SYS_FSL_ESDHC_ADDR	0
1983292539eSStefano Babic #define CONFIG_SYS_FSL_ESDHC_NUM	1
1993292539eSStefano Babic 
200eae4988bSStefano Babic /*
201eae4988bSStefano Babic  * Default environment and default scripts
202eae4988bSStefano Babic  * to update uboot and load kernel
203eae4988bSStefano Babic  */
204eae4988bSStefano Babic 
205eae4988bSStefano Babic #define CONFIG_HOSTNAME "mx35pdk"
206eae4988bSStefano Babic #define	CONFIG_EXTRA_ENV_SETTINGS					\
207eae4988bSStefano Babic 	"netdev=eth1\0"							\
208eae4988bSStefano Babic 	"ethprime=smc911x\0"						\
209eae4988bSStefano Babic 	"nfsargs=setenv bootargs root=/dev/nfs rw "			\
210eae4988bSStefano Babic 		"nfsroot=${serverip}:${rootpath}\0"			\
211eae4988bSStefano Babic 	"ramargs=setenv bootargs root=/dev/ram rw\0"			\
212eae4988bSStefano Babic 	"addip_sta=setenv bootargs ${bootargs} "			\
213eae4988bSStefano Babic 		"ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"	\
214eae4988bSStefano Babic 		":${hostname}:${netdev}:off panic=1\0"			\
215eae4988bSStefano Babic 	"addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0"		\
216eae4988bSStefano Babic 	"addip=if test -n ${ipdyn};then run addip_dyn;"			\
217eae4988bSStefano Babic 		"else run addip_sta;fi\0"				\
218eae4988bSStefano Babic 	"addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"		\
219eae4988bSStefano Babic 	"addtty=setenv bootargs ${bootargs}"				\
220eae4988bSStefano Babic 		" console=ttymxc0,${baudrate}\0"			\
221eae4988bSStefano Babic 	"addmisc=setenv bootargs ${bootargs} ${misc}\0"			\
222eae4988bSStefano Babic 	"loadaddr=80800000\0"						\
223eae4988bSStefano Babic 	"kernel_addr_r=80800000\0"					\
22493ea89f0SMarek Vasut 	"hostname=" __stringify(CONFIG_HOSTNAME) "\0"			\
22593ea89f0SMarek Vasut 	"bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0"		\
22693ea89f0SMarek Vasut 	"ramdisk_file=" __stringify(CONFIG_HOSTNAME) "/uRamdisk\0"	\
227eae4988bSStefano Babic 	"flash_self=run ramargs addip addtty addmtd addmisc;"		\
228eae4988bSStefano Babic 		"bootm ${kernel_addr} ${ramdisk_addr}\0"		\
229eae4988bSStefano Babic 	"flash_nfs=run nfsargs addip addtty addmtd addmisc;"		\
230eae4988bSStefano Babic 		"bootm ${kernel_addr}\0"				\
231eae4988bSStefano Babic 	"net_nfs=tftp ${kernel_addr_r} ${bootfile}; "			\
232eae4988bSStefano Babic 		"run nfsargs addip addtty addmtd addmisc;"		\
233eae4988bSStefano Babic 		"bootm ${kernel_addr_r}\0"				\
234eae4988bSStefano Babic 	"net_self_load=tftp ${kernel_addr_r} ${bootfile};"		\
235eae4988bSStefano Babic 		"tftp ${ramdisk_addr_r} ${ramdisk_file};\0"		\
23693ea89f0SMarek Vasut 	"u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0"		\
237eae4988bSStefano Babic 	"load=tftp ${loadaddr} ${u-boot}\0"				\
23893ea89f0SMarek Vasut 	"uboot_addr=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0"		\
2393292539eSStefano Babic 	"update=protect off ${uboot_addr} +80000;"			\
2403292539eSStefano Babic 		"erase ${uboot_addr} +80000;"				\
241eae4988bSStefano Babic 		"cp.b ${loadaddr} ${uboot_addr} ${filesize}\0"		\
242eae4988bSStefano Babic 	"upd=if run load;then echo Updating u-boot;if run update;"	\
243eae4988bSStefano Babic 		"then echo U-Boot updated;"				\
244eae4988bSStefano Babic 			"else echo Error updating u-boot !;"		\
245eae4988bSStefano Babic 			"echo Board without bootloader !!;"		\
246eae4988bSStefano Babic 		"fi;"							\
247eae4988bSStefano Babic 		"else echo U-Boot not downloaded..exiting;fi\0"		\
248eae4988bSStefano Babic 	"bootcmd=run net_nfs\0"
249eae4988bSStefano Babic 
250eae4988bSStefano Babic #endif				/* __CONFIG_H */
251