xref: /rk3399_rockchip-uboot/include/configs/mx31pdk.h (revision f93f21906e374d46c6abfbdf4eb9cb1ab51b6384)
18449f287SMagnus Lilja /*
28449f287SMagnus Lilja  * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
38449f287SMagnus Lilja  *
48449f287SMagnus Lilja  * (C) Copyright 2004
58449f287SMagnus Lilja  * Texas Instruments.
68449f287SMagnus Lilja  * Richard Woodruff <r-woodruff2@ti.com>
78449f287SMagnus Lilja  * Kshitij Gupta <kshitij@ti.com>
88449f287SMagnus Lilja  *
98449f287SMagnus Lilja  * Configuration settings for the Freescale i.MX31 PDK board.
108449f287SMagnus Lilja  *
111a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
128449f287SMagnus Lilja  */
138449f287SMagnus Lilja 
148449f287SMagnus Lilja #ifndef __CONFIG_H
158449f287SMagnus Lilja #define __CONFIG_H
168449f287SMagnus Lilja 
1786271115SStefano Babic #include <asm/arch/imx-regs.h>
1838a8b3eaSMagnus Lilja 
198449f287SMagnus Lilja /* High Level Configuration Options */
20e89f1f91SFabio Estevam #define CONFIG_ARM1136			/* This is an arm1136 CPU core */
21e89f1f91SFabio Estevam #define CONFIG_MX31			/* in a mx31 */
228449f287SMagnus Lilja 
23*f93f2190SMagnus Lilja #define CONFIG_SYS_GENERIC_BOARD
24*f93f2190SMagnus Lilja 
258449f287SMagnus Lilja #define CONFIG_DISPLAY_CPUINFO
268449f287SMagnus Lilja #define CONFIG_DISPLAY_BOARDINFO
278449f287SMagnus Lilja 
28e89f1f91SFabio Estevam #define CONFIG_CMDLINE_TAG			/* enable passing of ATAGs */
29e89f1f91SFabio Estevam #define CONFIG_SETUP_MEMORY_TAGS
30e89f1f91SFabio Estevam #define CONFIG_INITRD_TAG
318449f287SMagnus Lilja 
329aa3c6a1SFabio Estevam #define CONFIG_MACH_TYPE	MACH_TYPE_MX31_3DS
339aa3c6a1SFabio Estevam 
34da962b71SBenoît Thébaudeau #define CONFIG_SPL
35da962b71SBenoît Thébaudeau #define CONFIG_SPL_TARGET	"u-boot-with-spl.bin"
36da962b71SBenoît Thébaudeau #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
37da962b71SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE	2048
38da962b71SBenoît Thébaudeau #define CONFIG_SPL_NAND_SUPPORT
39b1573153SAndreas Bießmann #define CONFIG_SPL_LIBGENERIC_SUPPORT
40da962b71SBenoît Thébaudeau 
41da962b71SBenoît Thébaudeau #define CONFIG_SPL_TEXT_BASE	0x87dc0000
42da962b71SBenoît Thébaudeau #define CONFIG_SYS_TEXT_BASE	0x87e00000
43da962b71SBenoît Thébaudeau 
44da962b71SBenoît Thébaudeau #ifndef CONFIG_SPL_BUILD
458449f287SMagnus Lilja #define CONFIG_SKIP_LOWLEVEL_INIT
46d08e5ca3SMagnus Lilja #endif
478449f287SMagnus Lilja 
488449f287SMagnus Lilja /*
498449f287SMagnus Lilja  * Size of malloc() pool
508449f287SMagnus Lilja  */
5138a8b3eaSMagnus Lilja #define CONFIG_SYS_MALLOC_LEN		(2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
528449f287SMagnus Lilja 
538449f287SMagnus Lilja /*
548449f287SMagnus Lilja  * Hardware drivers
558449f287SMagnus Lilja  */
568449f287SMagnus Lilja 
57e89f1f91SFabio Estevam #define CONFIG_MXC_UART
5840f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE	UART1_BASE
596f2a4be9SStefano Babic #define CONFIG_MXC_GPIO
608449f287SMagnus Lilja 
61e89f1f91SFabio Estevam #define CONFIG_HARD_SPI
62e89f1f91SFabio Estevam #define CONFIG_MXC_SPI
638449f287SMagnus Lilja #define CONFIG_DEFAULT_SPI_BUS	1
649f481e95SStefano Babic #define CONFIG_DEFAULT_SPI_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
658449f287SMagnus Lilja 
66877a438aSStefano Babic /* PMIC Controller */
67be3b51aaSŁukasz Majewski #define CONFIG_POWER
68be3b51aaSŁukasz Majewski #define CONFIG_POWER_SPI
69be3b51aaSŁukasz Majewski #define CONFIG_POWER_FSL
70dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_BUS	1
71dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CS	2
72dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CLK	1000000
739f481e95SStefano Babic #define CONFIG_FSL_PMIC_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
74877a438aSStefano Babic #define CONFIG_FSL_PMIC_BITLEN	32
754e8b7544SFabio Estevam #define CONFIG_RTC_MC13XXX
768449f287SMagnus Lilja 
778449f287SMagnus Lilja /* allow to overwrite serial and ethaddr */
788449f287SMagnus Lilja #define CONFIG_ENV_OVERWRITE
798449f287SMagnus Lilja #define CONFIG_CONS_INDEX		1
808449f287SMagnus Lilja #define CONFIG_BAUDRATE			115200
818449f287SMagnus Lilja 
828449f287SMagnus Lilja /***********************************************************
838449f287SMagnus Lilja  * Command definition
848449f287SMagnus Lilja  ***********************************************************/
858449f287SMagnus Lilja 
868449f287SMagnus Lilja #include <config_cmd_default.h>
878449f287SMagnus Lilja 
888449f287SMagnus Lilja #define CONFIG_CMD_MII
898449f287SMagnus Lilja #define CONFIG_CMD_PING
90fc971028SFabio Estevam #define CONFIG_CMD_DHCP
918449f287SMagnus Lilja #define CONFIG_CMD_SPI
928449f287SMagnus Lilja #define CONFIG_CMD_DATE
9338a8b3eaSMagnus Lilja #define CONFIG_CMD_NAND
940c23d84cSFabio Estevam #define CONFIG_CMD_BOOTZ
958449f287SMagnus Lilja 
968449f287SMagnus Lilja /*
978449f287SMagnus Lilja  * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
988449f287SMagnus Lilja  * that CFG_NO_FLASH is undefined).
998449f287SMagnus Lilja  */
1008449f287SMagnus Lilja #undef CONFIG_CMD_IMLS
1018449f287SMagnus Lilja 
1029660e442SHelmut Raiger #define CONFIG_BOARD_LATE_INIT
103b73850f7SFabio Estevam 
104562e6c62SFabio Estevam #define CONFIG_BOOTDELAY	1
1058449f287SMagnus Lilja 
1068449f287SMagnus Lilja #define	CONFIG_EXTRA_ENV_SETTINGS					\
1078449f287SMagnus Lilja 	"bootargs_base=setenv bootargs console=ttymxc0,115200\0"	\
1088449f287SMagnus Lilja 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "	\
1098449f287SMagnus Lilja 		"ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
1108449f287SMagnus Lilja 	"bootcmd=run bootcmd_net\0"					\
1118449f287SMagnus Lilja 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; "	\
11238a8b3eaSMagnus Lilja 		"tftpboot 0x81000000 uImage-mx31; bootm\0"		\
113da962b71SBenoît Thébaudeau 	"prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; "		\
11438a8b3eaSMagnus Lilja 		"nand erase 0x0 0x40000; "				\
11538a8b3eaSMagnus Lilja 		"nand write 0x81000000 0x0 0x40000\0"
1168449f287SMagnus Lilja 
117e89f1f91SFabio Estevam #define CONFIG_SMC911X
118736fead8SBen Warren #define CONFIG_SMC911X_BASE	0xB6000000
119e89f1f91SFabio Estevam #define CONFIG_SMC911X_32_BIT
1208449f287SMagnus Lilja 
1218449f287SMagnus Lilja /*
1228449f287SMagnus Lilja  * Miscellaneous configurable options
1238449f287SMagnus Lilja  */
1248449f287SMagnus Lilja #define CONFIG_SYS_LONGHELP	/* undef to save memory */
1258449f287SMagnus Lilja #define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
1268449f287SMagnus Lilja /* Print Buffer Size */
1278449f287SMagnus Lilja #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE + \
1288449f287SMagnus Lilja 				sizeof(CONFIG_SYS_PROMPT)+16)
1298449f287SMagnus Lilja /* max number of command args */
1308449f287SMagnus Lilja #define CONFIG_SYS_MAXARGS	16
1318449f287SMagnus Lilja /* Boot Argument Buffer Size */
1328449f287SMagnus Lilja #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
1338449f287SMagnus Lilja 
1348449f287SMagnus Lilja /* memtest works on */
1358449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_START	0x80000000
136304e49e6SFabio Estevam #define CONFIG_SYS_MEMTEST_END		0x80010000
1378449f287SMagnus Lilja 
1388449f287SMagnus Lilja /* default load address */
1398449f287SMagnus Lilja #define CONFIG_SYS_LOAD_ADDR		0x81000000
1408449f287SMagnus Lilja 
141e89f1f91SFabio Estevam #define CONFIG_CMDLINE_EDITING
1428449f287SMagnus Lilja 
1438449f287SMagnus Lilja /*-----------------------------------------------------------------------
1448449f287SMagnus Lilja  * Physical Memory Map
1458449f287SMagnus Lilja  */
1468449f287SMagnus Lilja #define CONFIG_NR_DRAM_BANKS	1
1478449f287SMagnus Lilja #define PHYS_SDRAM_1		CSD0_BASE
1488449f287SMagnus Lilja #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
149e89f1f91SFabio Estevam #define CONFIG_BOARD_EARLY_INIT_F
1508449f287SMagnus Lilja 
151ed3df72dSFabio Estevam #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
152ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
153ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
154026ca659SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
155026ca659SFabio Estevam 						GENERATED_GBL_DATA_SIZE)
156026ca659SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
157da962b71SBenoît Thébaudeau 						CONFIG_SYS_INIT_RAM_SIZE)
158ed3df72dSFabio Estevam 
1598449f287SMagnus Lilja /*-----------------------------------------------------------------------
1608449f287SMagnus Lilja  * FLASH and environment organization
1618449f287SMagnus Lilja  */
1628449f287SMagnus Lilja /* No NOR flash present */
163e89f1f91SFabio Estevam #define CONFIG_SYS_NO_FLASH
1648449f287SMagnus Lilja 
165e89f1f91SFabio Estevam #define CONFIG_ENV_IS_IN_NAND
16638a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET		0x40000
16738a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET_REDUND	0x60000
1688449f287SMagnus Lilja #define CONFIG_ENV_SIZE			(128 * 1024)
1698449f287SMagnus Lilja 
17038a8b3eaSMagnus Lilja /*
17138a8b3eaSMagnus Lilja  * NAND driver
17238a8b3eaSMagnus Lilja  */
17338a8b3eaSMagnus Lilja #define CONFIG_NAND_MXC
17438a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_REGS_BASE      NFC_BASE_ADDR
17538a8b3eaSMagnus Lilja #define CONFIG_SYS_MAX_NAND_DEVICE     1
17638a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_BASE           NFC_BASE_ADDR
17738a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_HWECC
17838a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_LARGEPAGE
17938a8b3eaSMagnus Lilja 
180d08e5ca3SMagnus Lilja /* NAND configuration for the NAND_SPL */
181d08e5ca3SMagnus Lilja 
182d08e5ca3SMagnus Lilja /* Start copying real U-boot from the second page */
183da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
184da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x3f800
185d08e5ca3SMagnus Lilja /* Load U-Boot to this address */
186da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
187d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
188d08e5ca3SMagnus Lilja 
189d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_SIZE	0x800
190d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
191d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_COUNT	64
192d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_SIZE		(256 * 1024 * 1024)
193d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
194d08e5ca3SMagnus Lilja 
195d08e5ca3SMagnus Lilja 
196d08e5ca3SMagnus Lilja /* Configuration of lowlevel_init.S (clocks and SDRAM) */
197d08e5ca3SMagnus Lilja #define CCM_CCMR_SETUP		0x074B0BF5
1989e0081d5SBenoît Thébaudeau #define CCM_PDR0_SETUP_532MHZ	(PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
1999e0081d5SBenoît Thébaudeau 				 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) |    \
2009e0081d5SBenoît Thébaudeau 				 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) |    \
2019e0081d5SBenoît Thébaudeau 				 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
202d08e5ca3SMagnus Lilja #define CCM_MPCTL_SETUP_532MHZ	(PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) |  \
203d08e5ca3SMagnus Lilja 				 PLL_MFN(12))
204d08e5ca3SMagnus Lilja 
205d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_SETUP	0x00000004
206d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_RESET_DL	0x0000000c
207d08e5ca3SMagnus Lilja #define ESDCFG0_MDDR_SETUP	0x006ac73a
208d08e5ca3SMagnus Lilja 
209d08e5ca3SMagnus Lilja #define ESDCTL_ROW_COL		(ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
210d08e5ca3SMagnus Lilja #define ESDCTL_SETTINGS		(ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
211d08e5ca3SMagnus Lilja 				 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
212d08e5ca3SMagnus Lilja #define ESDCTL_PRECHARGE	(ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
213d08e5ca3SMagnus Lilja #define ESDCTL_AUTOREFRESH	(ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
214d08e5ca3SMagnus Lilja #define ESDCTL_LOADMODEREG	(ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
215d08e5ca3SMagnus Lilja #define ESDCTL_RW		ESDCTL_SETTINGS
216d08e5ca3SMagnus Lilja 
2178449f287SMagnus Lilja #endif /* __CONFIG_H */
218