xref: /rk3399_rockchip-uboot/include/configs/mx31pdk.h (revision d08e5ca301b69ab77ecdd34e2b06aee30d6057d1)
18449f287SMagnus Lilja /*
28449f287SMagnus Lilja  * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
38449f287SMagnus Lilja  *
48449f287SMagnus Lilja  * (C) Copyright 2004
58449f287SMagnus Lilja  * Texas Instruments.
68449f287SMagnus Lilja  * Richard Woodruff <r-woodruff2@ti.com>
78449f287SMagnus Lilja  * Kshitij Gupta <kshitij@ti.com>
88449f287SMagnus Lilja  *
98449f287SMagnus Lilja  * Configuration settings for the Freescale i.MX31 PDK board.
108449f287SMagnus Lilja  *
118449f287SMagnus Lilja  * See file CREDITS for list of people who contributed to this
128449f287SMagnus Lilja  * project.
138449f287SMagnus Lilja  *
148449f287SMagnus Lilja  * This program is free software; you can redistribute it and/or
158449f287SMagnus Lilja  * modify it under the terms of the GNU General Public License as
168449f287SMagnus Lilja  * published by the Free Software Foundation; either version 2 of
178449f287SMagnus Lilja  * the License, or (at your option) any later version.
188449f287SMagnus Lilja  *
198449f287SMagnus Lilja  * This program is distributed in the hope that it will be useful,
208449f287SMagnus Lilja  * but WITHOUT ANY WARRANTY; without even the implied warranty of
218449f287SMagnus Lilja  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
228449f287SMagnus Lilja  * GNU General Public License for more details.
238449f287SMagnus Lilja  *
248449f287SMagnus Lilja  * You should have received a copy of the GNU General Public License
258449f287SMagnus Lilja  * along with this program; if not, write to the Free Software
268449f287SMagnus Lilja  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
278449f287SMagnus Lilja  * MA 02111-1307 USA
288449f287SMagnus Lilja  */
298449f287SMagnus Lilja 
308449f287SMagnus Lilja #ifndef __CONFIG_H
318449f287SMagnus Lilja #define __CONFIG_H
328449f287SMagnus Lilja 
338449f287SMagnus Lilja /* High Level Configuration Options */
348449f287SMagnus Lilja #define CONFIG_ARM1136		1	/* This is an arm1136 CPU core */
358449f287SMagnus Lilja #define CONFIG_MX31		1	/* in a mx31 */
368449f287SMagnus Lilja #define CONFIG_MX31_HCLK_FREQ	26000000
378449f287SMagnus Lilja #define CONFIG_MX31_CLK32	32768
388449f287SMagnus Lilja 
398449f287SMagnus Lilja #define CONFIG_DISPLAY_CPUINFO
408449f287SMagnus Lilja #define CONFIG_DISPLAY_BOARDINFO
418449f287SMagnus Lilja 
428449f287SMagnus Lilja #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
438449f287SMagnus Lilja #define CONFIG_SETUP_MEMORY_TAGS	1
448449f287SMagnus Lilja #define CONFIG_INITRD_TAG		1
458449f287SMagnus Lilja 
46*d08e5ca3SMagnus Lilja #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
478449f287SMagnus Lilja #define CONFIG_SKIP_LOWLEVEL_INIT
48*d08e5ca3SMagnus Lilja #define CONFIG_SKIP_RELOCATE_UBOOT
49*d08e5ca3SMagnus Lilja #endif
508449f287SMagnus Lilja 
518449f287SMagnus Lilja /*
528449f287SMagnus Lilja  * Size of malloc() pool
538449f287SMagnus Lilja  */
548449f287SMagnus Lilja #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 128 * 1024)
558449f287SMagnus Lilja /* Bytes reserved for initial data */
568449f287SMagnus Lilja #define CONFIG_SYS_GBL_DATA_SIZE	128
578449f287SMagnus Lilja 
588449f287SMagnus Lilja /*
598449f287SMagnus Lilja  * Hardware drivers
608449f287SMagnus Lilja  */
618449f287SMagnus Lilja 
628449f287SMagnus Lilja #define CONFIG_MXC_UART		1
638449f287SMagnus Lilja #define CONFIG_SYS_MX31_UART1	1
648449f287SMagnus Lilja 
658449f287SMagnus Lilja #define CONFIG_HARD_SPI		1
668449f287SMagnus Lilja #define CONFIG_MXC_SPI		1
678449f287SMagnus Lilja #define CONFIG_DEFAULT_SPI_BUS	1
688449f287SMagnus Lilja #define CONFIG_DEFAULT_SPI_MODE	(SPI_MODE_2 | SPI_CS_HIGH)
698449f287SMagnus Lilja 
708449f287SMagnus Lilja #define CONFIG_RTC_MC13783	1
718449f287SMagnus Lilja 
728449f287SMagnus Lilja /* MC13783 connected to CSPI2 and SS2 */
738449f287SMagnus Lilja #define CONFIG_MC13783_SPI_BUS	1
748449f287SMagnus Lilja #define CONFIG_MC13783_SPI_CS	2
758449f287SMagnus Lilja 
768449f287SMagnus Lilja /* allow to overwrite serial and ethaddr */
778449f287SMagnus Lilja #define CONFIG_ENV_OVERWRITE
788449f287SMagnus Lilja #define CONFIG_CONS_INDEX		1
798449f287SMagnus Lilja #define CONFIG_BAUDRATE			115200
808449f287SMagnus Lilja #define CONFIG_SYS_BAUDRATE_TABLE	{9600, 19200, 38400, 57600, 115200}
818449f287SMagnus Lilja 
828449f287SMagnus Lilja /***********************************************************
838449f287SMagnus Lilja  * Command definition
848449f287SMagnus Lilja  ***********************************************************/
858449f287SMagnus Lilja 
868449f287SMagnus Lilja #include <config_cmd_default.h>
878449f287SMagnus Lilja 
888449f287SMagnus Lilja #define CONFIG_CMD_MII
898449f287SMagnus Lilja #define CONFIG_CMD_PING
908449f287SMagnus Lilja #define CONFIG_CMD_SPI
918449f287SMagnus Lilja #define CONFIG_CMD_DATE
928449f287SMagnus Lilja 
938449f287SMagnus Lilja /*
948449f287SMagnus Lilja  * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
958449f287SMagnus Lilja  * that CFG_NO_FLASH is undefined).
968449f287SMagnus Lilja  */
978449f287SMagnus Lilja #undef CONFIG_CMD_IMLS
988449f287SMagnus Lilja 
998449f287SMagnus Lilja #define CONFIG_BOOTDELAY	3
1008449f287SMagnus Lilja 
1018449f287SMagnus Lilja #define	CONFIG_EXTRA_ENV_SETTINGS					\
1028449f287SMagnus Lilja 	"bootargs_base=setenv bootargs console=ttymxc0,115200\0"	\
1038449f287SMagnus Lilja 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "	\
1048449f287SMagnus Lilja 		"ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
1058449f287SMagnus Lilja 	"bootcmd=run bootcmd_net\0"					\
1068449f287SMagnus Lilja 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; "	\
1078449f287SMagnus Lilja 		"tftpboot 0x81000000 uImage-mx31; bootm\0"
1088449f287SMagnus Lilja 
1098449f287SMagnus Lilja #define CONFIG_DRIVER_SMC911X		1
1108449f287SMagnus Lilja #define CONFIG_DRIVER_SMC911X_BASE	0xB6000000
1118449f287SMagnus Lilja #define CONFIG_DRIVER_SMC911X_32_BIT	1
1128449f287SMagnus Lilja 
1138449f287SMagnus Lilja /*
1148449f287SMagnus Lilja  * Miscellaneous configurable options
1158449f287SMagnus Lilja  */
1168449f287SMagnus Lilja #define CONFIG_SYS_LONGHELP	/* undef to save memory */
1178449f287SMagnus Lilja #define CONFIG_SYS_PROMPT	"uboot> "
1188449f287SMagnus Lilja #define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
1198449f287SMagnus Lilja /* Print Buffer Size */
1208449f287SMagnus Lilja #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE + \
1218449f287SMagnus Lilja 				sizeof(CONFIG_SYS_PROMPT)+16)
1228449f287SMagnus Lilja /* max number of command args */
1238449f287SMagnus Lilja #define CONFIG_SYS_MAXARGS	16
1248449f287SMagnus Lilja /* Boot Argument Buffer Size */
1258449f287SMagnus Lilja #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
1268449f287SMagnus Lilja 
1278449f287SMagnus Lilja /* memtest works on */
1288449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_START	0x80000000
1298449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_END		0x10000
1308449f287SMagnus Lilja 
1318449f287SMagnus Lilja /* default load address */
1328449f287SMagnus Lilja #define CONFIG_SYS_LOAD_ADDR		0x81000000
1338449f287SMagnus Lilja 
1348449f287SMagnus Lilja #define CONFIG_SYS_HZ			1000
1358449f287SMagnus Lilja 
1368449f287SMagnus Lilja #define CONFIG_CMDLINE_EDITING	1
1378449f287SMagnus Lilja 
1388449f287SMagnus Lilja /*-----------------------------------------------------------------------
1398449f287SMagnus Lilja  * Stack sizes
1408449f287SMagnus Lilja  *
1418449f287SMagnus Lilja  * The stack sizes are set up in start.S using the settings below
1428449f287SMagnus Lilja  */
1438449f287SMagnus Lilja #define CONFIG_STACKSIZE	(128 * 1024) /* regular stack */
1448449f287SMagnus Lilja 
1458449f287SMagnus Lilja /*-----------------------------------------------------------------------
1468449f287SMagnus Lilja  * Physical Memory Map
1478449f287SMagnus Lilja  */
1488449f287SMagnus Lilja #define CONFIG_NR_DRAM_BANKS	1
1498449f287SMagnus Lilja #define PHYS_SDRAM_1		CSD0_BASE
1508449f287SMagnus Lilja #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
1518449f287SMagnus Lilja 
1528449f287SMagnus Lilja /*-----------------------------------------------------------------------
1538449f287SMagnus Lilja  * FLASH and environment organization
1548449f287SMagnus Lilja  */
1558449f287SMagnus Lilja /* No NOR flash present */
1568449f287SMagnus Lilja #define CONFIG_SYS_NO_FLASH	1
1578449f287SMagnus Lilja 
1588449f287SMagnus Lilja #define CONFIG_ENV_IS_NOWHERE	1
1598449f287SMagnus Lilja 
1608449f287SMagnus Lilja #define CONFIG_ENV_SIZE		(128 * 1024)
1618449f287SMagnus Lilja 
162*d08e5ca3SMagnus Lilja /* NAND configuration for the NAND_SPL */
163*d08e5ca3SMagnus Lilja 
164*d08e5ca3SMagnus Lilja /* Start copying real U-boot from the second page */
165*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x800
166*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x30000
167*d08e5ca3SMagnus Lilja /* Load U-Boot to this address */
168*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_DST	0x87f00000
169*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
170*d08e5ca3SMagnus Lilja 
171*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_SIZE	0x800
172*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
173*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_COUNT	64
174*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_SIZE		(256 * 1024 * 1024)
175*d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
176*d08e5ca3SMagnus Lilja 
177*d08e5ca3SMagnus Lilja 
178*d08e5ca3SMagnus Lilja /* Configuration of lowlevel_init.S (clocks and SDRAM) */
179*d08e5ca3SMagnus Lilja #define CCM_CCMR_SETUP		0x074B0BF5
180*d08e5ca3SMagnus Lilja #define CCM_PDR0_SETUP_532MHZ	(PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \
181*d08e5ca3SMagnus Lilja 				 PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) |     \
182*d08e5ca3SMagnus Lilja 				 PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) |     \
183*d08e5ca3SMagnus Lilja 				 PDR0_MCU_PODF(0))
184*d08e5ca3SMagnus Lilja #define CCM_MPCTL_SETUP_532MHZ	(PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) |   \
185*d08e5ca3SMagnus Lilja 				 PLL_MFN(12))
186*d08e5ca3SMagnus Lilja 
187*d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_SETUP	0x00000004
188*d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_RESET_DL	0x0000000c
189*d08e5ca3SMagnus Lilja #define ESDCFG0_MDDR_SETUP	0x006ac73a
190*d08e5ca3SMagnus Lilja 
191*d08e5ca3SMagnus Lilja #define ESDCTL_ROW_COL		(ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
192*d08e5ca3SMagnus Lilja #define ESDCTL_SETTINGS		(ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
193*d08e5ca3SMagnus Lilja 				 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
194*d08e5ca3SMagnus Lilja #define ESDCTL_PRECHARGE	(ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
195*d08e5ca3SMagnus Lilja #define ESDCTL_AUTOREFRESH	(ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
196*d08e5ca3SMagnus Lilja #define ESDCTL_LOADMODEREG	(ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
197*d08e5ca3SMagnus Lilja #define ESDCTL_RW		ESDCTL_SETTINGS
198*d08e5ca3SMagnus Lilja 
1998449f287SMagnus Lilja #endif /* __CONFIG_H */
200