18449f287SMagnus Lilja /* 28449f287SMagnus Lilja * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com> 38449f287SMagnus Lilja * 48449f287SMagnus Lilja * (C) Copyright 2004 58449f287SMagnus Lilja * Texas Instruments. 68449f287SMagnus Lilja * Richard Woodruff <r-woodruff2@ti.com> 78449f287SMagnus Lilja * Kshitij Gupta <kshitij@ti.com> 88449f287SMagnus Lilja * 98449f287SMagnus Lilja * Configuration settings for the Freescale i.MX31 PDK board. 108449f287SMagnus Lilja * 118449f287SMagnus Lilja * See file CREDITS for list of people who contributed to this 128449f287SMagnus Lilja * project. 138449f287SMagnus Lilja * 148449f287SMagnus Lilja * This program is free software; you can redistribute it and/or 158449f287SMagnus Lilja * modify it under the terms of the GNU General Public License as 168449f287SMagnus Lilja * published by the Free Software Foundation; either version 2 of 178449f287SMagnus Lilja * the License, or (at your option) any later version. 188449f287SMagnus Lilja * 198449f287SMagnus Lilja * This program is distributed in the hope that it will be useful, 208449f287SMagnus Lilja * but WITHOUT ANY WARRANTY; without even the implied warranty of 218449f287SMagnus Lilja * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 228449f287SMagnus Lilja * GNU General Public License for more details. 238449f287SMagnus Lilja * 248449f287SMagnus Lilja * You should have received a copy of the GNU General Public License 258449f287SMagnus Lilja * along with this program; if not, write to the Free Software 268449f287SMagnus Lilja * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 278449f287SMagnus Lilja * MA 02111-1307 USA 288449f287SMagnus Lilja */ 298449f287SMagnus Lilja 308449f287SMagnus Lilja #ifndef __CONFIG_H 318449f287SMagnus Lilja #define __CONFIG_H 328449f287SMagnus Lilja 3386271115SStefano Babic #include <asm/arch/imx-regs.h> 3438a8b3eaSMagnus Lilja 358449f287SMagnus Lilja /* High Level Configuration Options */ 36e89f1f91SFabio Estevam #define CONFIG_ARM1136 /* This is an arm1136 CPU core */ 37e89f1f91SFabio Estevam #define CONFIG_MX31 /* in a mx31 */ 388449f287SMagnus Lilja #define CONFIG_MX31_HCLK_FREQ 26000000 398449f287SMagnus Lilja #define CONFIG_MX31_CLK32 32768 408449f287SMagnus Lilja 418449f287SMagnus Lilja #define CONFIG_DISPLAY_CPUINFO 428449f287SMagnus Lilja #define CONFIG_DISPLAY_BOARDINFO 438449f287SMagnus Lilja 44e89f1f91SFabio Estevam #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 45e89f1f91SFabio Estevam #define CONFIG_SETUP_MEMORY_TAGS 46e89f1f91SFabio Estevam #define CONFIG_INITRD_TAG 478449f287SMagnus Lilja 489aa3c6a1SFabio Estevam #define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS 499aa3c6a1SFabio Estevam 50d08e5ca3SMagnus Lilja #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) 518449f287SMagnus Lilja #define CONFIG_SKIP_LOWLEVEL_INIT 52d08e5ca3SMagnus Lilja #endif 538449f287SMagnus Lilja 548449f287SMagnus Lilja /* 558449f287SMagnus Lilja * Size of malloc() pool 568449f287SMagnus Lilja */ 5738a8b3eaSMagnus Lilja #define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024) 588449f287SMagnus Lilja 598449f287SMagnus Lilja /* 608449f287SMagnus Lilja * Hardware drivers 618449f287SMagnus Lilja */ 628449f287SMagnus Lilja 63e89f1f91SFabio Estevam #define CONFIG_MXC_UART 64e89f1f91SFabio Estevam #define CONFIG_SYS_MX31_UART1 65b73850f7SFabio Estevam #define CONFIG_HW_WATCHDOG 666f2a4be9SStefano Babic #define CONFIG_MXC_GPIO 678449f287SMagnus Lilja 68e89f1f91SFabio Estevam #define CONFIG_HARD_SPI 69e89f1f91SFabio Estevam #define CONFIG_MXC_SPI 708449f287SMagnus Lilja #define CONFIG_DEFAULT_SPI_BUS 1 719f481e95SStefano Babic #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) 728449f287SMagnus Lilja 73877a438aSStefano Babic /* PMIC Controller */ 74877a438aSStefano Babic #define CONFIG_PMIC 75877a438aSStefano Babic #define CONFIG_PMIC_SPI 76877a438aSStefano Babic #define CONFIG_PMIC_FSL 77dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_BUS 1 78dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CS 2 79dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CLK 1000000 809f481e95SStefano Babic #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) 81877a438aSStefano Babic #define CONFIG_FSL_PMIC_BITLEN 32 82*4e8b7544SFabio Estevam #define CONFIG_RTC_MC13XXX 838449f287SMagnus Lilja 848449f287SMagnus Lilja /* allow to overwrite serial and ethaddr */ 858449f287SMagnus Lilja #define CONFIG_ENV_OVERWRITE 868449f287SMagnus Lilja #define CONFIG_CONS_INDEX 1 878449f287SMagnus Lilja #define CONFIG_BAUDRATE 115200 888449f287SMagnus Lilja #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200} 898449f287SMagnus Lilja 908449f287SMagnus Lilja /*********************************************************** 918449f287SMagnus Lilja * Command definition 928449f287SMagnus Lilja ***********************************************************/ 938449f287SMagnus Lilja 948449f287SMagnus Lilja #include <config_cmd_default.h> 958449f287SMagnus Lilja 968449f287SMagnus Lilja #define CONFIG_CMD_MII 978449f287SMagnus Lilja #define CONFIG_CMD_PING 98fc971028SFabio Estevam #define CONFIG_CMD_DHCP 998449f287SMagnus Lilja #define CONFIG_CMD_SPI 1008449f287SMagnus Lilja #define CONFIG_CMD_DATE 10138a8b3eaSMagnus Lilja #define CONFIG_CMD_NAND 1028449f287SMagnus Lilja 1038449f287SMagnus Lilja /* 1048449f287SMagnus Lilja * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require 1058449f287SMagnus Lilja * that CFG_NO_FLASH is undefined). 1068449f287SMagnus Lilja */ 1078449f287SMagnus Lilja #undef CONFIG_CMD_IMLS 1088449f287SMagnus Lilja 1099660e442SHelmut Raiger #define CONFIG_BOARD_LATE_INIT 110b73850f7SFabio Estevam 1118449f287SMagnus Lilja #define CONFIG_BOOTDELAY 3 1128449f287SMagnus Lilja 1138449f287SMagnus Lilja #define CONFIG_EXTRA_ENV_SETTINGS \ 1148449f287SMagnus Lilja "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \ 1158449f287SMagnus Lilja "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \ 1168449f287SMagnus Lilja "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \ 1178449f287SMagnus Lilja "bootcmd=run bootcmd_net\0" \ 1188449f287SMagnus Lilja "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \ 11938a8b3eaSMagnus Lilja "tftpboot 0x81000000 uImage-mx31; bootm\0" \ 12038a8b3eaSMagnus Lilja "prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; " \ 12138a8b3eaSMagnus Lilja "nand erase 0x0 0x40000; " \ 12238a8b3eaSMagnus Lilja "nand write 0x81000000 0x0 0x40000\0" 1238449f287SMagnus Lilja 124e89f1f91SFabio Estevam #define CONFIG_SMC911X 125736fead8SBen Warren #define CONFIG_SMC911X_BASE 0xB6000000 126e89f1f91SFabio Estevam #define CONFIG_SMC911X_32_BIT 1278449f287SMagnus Lilja 1288449f287SMagnus Lilja /* 1298449f287SMagnus Lilja * Miscellaneous configurable options 1308449f287SMagnus Lilja */ 1318449f287SMagnus Lilja #define CONFIG_SYS_LONGHELP /* undef to save memory */ 132b6e6ebbfSFabio Estevam #define CONFIG_SYS_PROMPT "MX31PDK U-Boot > " 1338449f287SMagnus Lilja #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1348449f287SMagnus Lilja /* Print Buffer Size */ 1358449f287SMagnus Lilja #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 1368449f287SMagnus Lilja sizeof(CONFIG_SYS_PROMPT)+16) 1378449f287SMagnus Lilja /* max number of command args */ 1388449f287SMagnus Lilja #define CONFIG_SYS_MAXARGS 16 1398449f287SMagnus Lilja /* Boot Argument Buffer Size */ 1408449f287SMagnus Lilja #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 1418449f287SMagnus Lilja 1428449f287SMagnus Lilja /* memtest works on */ 1438449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_START 0x80000000 1448449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_END 0x10000 1458449f287SMagnus Lilja 1468449f287SMagnus Lilja /* default load address */ 1478449f287SMagnus Lilja #define CONFIG_SYS_LOAD_ADDR 0x81000000 1488449f287SMagnus Lilja 1498449f287SMagnus Lilja #define CONFIG_SYS_HZ 1000 1508449f287SMagnus Lilja 151e89f1f91SFabio Estevam #define CONFIG_CMDLINE_EDITING 1528449f287SMagnus Lilja 1538449f287SMagnus Lilja /*----------------------------------------------------------------------- 1548449f287SMagnus Lilja * Stack sizes 1558449f287SMagnus Lilja * 1568449f287SMagnus Lilja * The stack sizes are set up in start.S using the settings below 1578449f287SMagnus Lilja */ 1588449f287SMagnus Lilja #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */ 1598449f287SMagnus Lilja 1608449f287SMagnus Lilja /*----------------------------------------------------------------------- 1618449f287SMagnus Lilja * Physical Memory Map 1628449f287SMagnus Lilja */ 1638449f287SMagnus Lilja #define CONFIG_NR_DRAM_BANKS 1 1648449f287SMagnus Lilja #define PHYS_SDRAM_1 CSD0_BASE 1658449f287SMagnus Lilja #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) 166e89f1f91SFabio Estevam #define CONFIG_BOARD_EARLY_INIT_F 1678449f287SMagnus Lilja 168ed3df72dSFabio Estevam #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 169ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 170ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 171026ca659SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 172026ca659SFabio Estevam GENERATED_GBL_DATA_SIZE) 173026ca659SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 174026ca659SFabio Estevam CONFIG_SYS_GBL_DATA_OFFSET) 175ed3df72dSFabio Estevam 1768449f287SMagnus Lilja /*----------------------------------------------------------------------- 1778449f287SMagnus Lilja * FLASH and environment organization 1788449f287SMagnus Lilja */ 1798449f287SMagnus Lilja /* No NOR flash present */ 180e89f1f91SFabio Estevam #define CONFIG_SYS_NO_FLASH 1818449f287SMagnus Lilja 182e89f1f91SFabio Estevam #define CONFIG_ENV_IS_IN_NAND 18338a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET 0x40000 18438a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET_REDUND 0x60000 1858449f287SMagnus Lilja #define CONFIG_ENV_SIZE (128 * 1024) 1868449f287SMagnus Lilja 18738a8b3eaSMagnus Lilja /* 18838a8b3eaSMagnus Lilja * NAND driver 18938a8b3eaSMagnus Lilja */ 19038a8b3eaSMagnus Lilja #define CONFIG_NAND_MXC 19138a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR 19238a8b3eaSMagnus Lilja #define CONFIG_SYS_MAX_NAND_DEVICE 1 19338a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR 19438a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_HWECC 19538a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_LARGEPAGE 19638a8b3eaSMagnus Lilja 197d08e5ca3SMagnus Lilja /* NAND configuration for the NAND_SPL */ 198d08e5ca3SMagnus Lilja 199d08e5ca3SMagnus Lilja /* Start copying real U-boot from the second page */ 200d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800 201d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000 202d08e5ca3SMagnus Lilja /* Load U-Boot to this address */ 203d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000 204d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST 205d08e5ca3SMagnus Lilja 206d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 207d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 208d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_COUNT 64 209d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024) 210d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 211d08e5ca3SMagnus Lilja 212d08e5ca3SMagnus Lilja 213d08e5ca3SMagnus Lilja /* Configuration of lowlevel_init.S (clocks and SDRAM) */ 214d08e5ca3SMagnus Lilja #define CCM_CCMR_SETUP 0x074B0BF5 215d08e5ca3SMagnus Lilja #define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \ 216d08e5ca3SMagnus Lilja PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) | \ 217d08e5ca3SMagnus Lilja PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) | \ 218d08e5ca3SMagnus Lilja PDR0_MCU_PODF(0)) 219d08e5ca3SMagnus Lilja #define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \ 220d08e5ca3SMagnus Lilja PLL_MFN(12)) 221d08e5ca3SMagnus Lilja 222d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_SETUP 0x00000004 223d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_RESET_DL 0x0000000c 224d08e5ca3SMagnus Lilja #define ESDCFG0_MDDR_SETUP 0x006ac73a 225d08e5ca3SMagnus Lilja 226d08e5ca3SMagnus Lilja #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2)) 227d08e5ca3SMagnus Lilja #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \ 228d08e5ca3SMagnus Lilja ESDCTL_DSIZ(2) | ESDCTL_BL(1)) 229d08e5ca3SMagnus Lilja #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE) 230d08e5ca3SMagnus Lilja #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH) 231d08e5ca3SMagnus Lilja #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG) 232d08e5ca3SMagnus Lilja #define ESDCTL_RW ESDCTL_SETTINGS 233d08e5ca3SMagnus Lilja 2348449f287SMagnus Lilja #endif /* __CONFIG_H */ 235