xref: /rk3399_rockchip-uboot/include/configs/mx31pdk.h (revision 38a8b3eafb17d61690e5fc93e6dc45120f79d7d0)
18449f287SMagnus Lilja /*
28449f287SMagnus Lilja  * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
38449f287SMagnus Lilja  *
48449f287SMagnus Lilja  * (C) Copyright 2004
58449f287SMagnus Lilja  * Texas Instruments.
68449f287SMagnus Lilja  * Richard Woodruff <r-woodruff2@ti.com>
78449f287SMagnus Lilja  * Kshitij Gupta <kshitij@ti.com>
88449f287SMagnus Lilja  *
98449f287SMagnus Lilja  * Configuration settings for the Freescale i.MX31 PDK board.
108449f287SMagnus Lilja  *
118449f287SMagnus Lilja  * See file CREDITS for list of people who contributed to this
128449f287SMagnus Lilja  * project.
138449f287SMagnus Lilja  *
148449f287SMagnus Lilja  * This program is free software; you can redistribute it and/or
158449f287SMagnus Lilja  * modify it under the terms of the GNU General Public License as
168449f287SMagnus Lilja  * published by the Free Software Foundation; either version 2 of
178449f287SMagnus Lilja  * the License, or (at your option) any later version.
188449f287SMagnus Lilja  *
198449f287SMagnus Lilja  * This program is distributed in the hope that it will be useful,
208449f287SMagnus Lilja  * but WITHOUT ANY WARRANTY; without even the implied warranty of
218449f287SMagnus Lilja  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
228449f287SMagnus Lilja  * GNU General Public License for more details.
238449f287SMagnus Lilja  *
248449f287SMagnus Lilja  * You should have received a copy of the GNU General Public License
258449f287SMagnus Lilja  * along with this program; if not, write to the Free Software
268449f287SMagnus Lilja  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
278449f287SMagnus Lilja  * MA 02111-1307 USA
288449f287SMagnus Lilja  */
298449f287SMagnus Lilja 
308449f287SMagnus Lilja #ifndef __CONFIG_H
318449f287SMagnus Lilja #define __CONFIG_H
328449f287SMagnus Lilja 
33*38a8b3eaSMagnus Lilja #include <asm/arch/mx31-regs.h>
34*38a8b3eaSMagnus Lilja 
358449f287SMagnus Lilja /* High Level Configuration Options */
368449f287SMagnus Lilja #define CONFIG_ARM1136		1	/* This is an arm1136 CPU core */
378449f287SMagnus Lilja #define CONFIG_MX31		1	/* in a mx31 */
388449f287SMagnus Lilja #define CONFIG_MX31_HCLK_FREQ	26000000
398449f287SMagnus Lilja #define CONFIG_MX31_CLK32	32768
408449f287SMagnus Lilja 
418449f287SMagnus Lilja #define CONFIG_DISPLAY_CPUINFO
428449f287SMagnus Lilja #define CONFIG_DISPLAY_BOARDINFO
438449f287SMagnus Lilja 
448449f287SMagnus Lilja #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
458449f287SMagnus Lilja #define CONFIG_SETUP_MEMORY_TAGS	1
468449f287SMagnus Lilja #define CONFIG_INITRD_TAG		1
478449f287SMagnus Lilja 
48d08e5ca3SMagnus Lilja #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
498449f287SMagnus Lilja #define CONFIG_SKIP_LOWLEVEL_INIT
50d08e5ca3SMagnus Lilja #define CONFIG_SKIP_RELOCATE_UBOOT
51d08e5ca3SMagnus Lilja #endif
528449f287SMagnus Lilja 
538449f287SMagnus Lilja /*
548449f287SMagnus Lilja  * Size of malloc() pool
558449f287SMagnus Lilja  */
56*38a8b3eaSMagnus Lilja #define CONFIG_SYS_MALLOC_LEN		(2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
578449f287SMagnus Lilja /* Bytes reserved for initial data */
588449f287SMagnus Lilja #define CONFIG_SYS_GBL_DATA_SIZE	128
598449f287SMagnus Lilja 
608449f287SMagnus Lilja /*
618449f287SMagnus Lilja  * Hardware drivers
628449f287SMagnus Lilja  */
638449f287SMagnus Lilja 
648449f287SMagnus Lilja #define CONFIG_MXC_UART		1
658449f287SMagnus Lilja #define CONFIG_SYS_MX31_UART1	1
668449f287SMagnus Lilja 
678449f287SMagnus Lilja #define CONFIG_HARD_SPI		1
688449f287SMagnus Lilja #define CONFIG_MXC_SPI		1
698449f287SMagnus Lilja #define CONFIG_DEFAULT_SPI_BUS	1
708449f287SMagnus Lilja #define CONFIG_DEFAULT_SPI_MODE	(SPI_MODE_2 | SPI_CS_HIGH)
718449f287SMagnus Lilja 
728449f287SMagnus Lilja #define CONFIG_RTC_MC13783	1
738449f287SMagnus Lilja 
748449f287SMagnus Lilja /* MC13783 connected to CSPI2 and SS2 */
758449f287SMagnus Lilja #define CONFIG_MC13783_SPI_BUS	1
768449f287SMagnus Lilja #define CONFIG_MC13783_SPI_CS	2
778449f287SMagnus Lilja 
788449f287SMagnus Lilja /* allow to overwrite serial and ethaddr */
798449f287SMagnus Lilja #define CONFIG_ENV_OVERWRITE
808449f287SMagnus Lilja #define CONFIG_CONS_INDEX		1
818449f287SMagnus Lilja #define CONFIG_BAUDRATE			115200
828449f287SMagnus Lilja #define CONFIG_SYS_BAUDRATE_TABLE	{9600, 19200, 38400, 57600, 115200}
838449f287SMagnus Lilja 
848449f287SMagnus Lilja /***********************************************************
858449f287SMagnus Lilja  * Command definition
868449f287SMagnus Lilja  ***********************************************************/
878449f287SMagnus Lilja 
888449f287SMagnus Lilja #include <config_cmd_default.h>
898449f287SMagnus Lilja 
908449f287SMagnus Lilja #define CONFIG_CMD_MII
918449f287SMagnus Lilja #define CONFIG_CMD_PING
928449f287SMagnus Lilja #define CONFIG_CMD_SPI
938449f287SMagnus Lilja #define CONFIG_CMD_DATE
94*38a8b3eaSMagnus Lilja #define CONFIG_CMD_NAND
958449f287SMagnus Lilja 
968449f287SMagnus Lilja /*
978449f287SMagnus Lilja  * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
988449f287SMagnus Lilja  * that CFG_NO_FLASH is undefined).
998449f287SMagnus Lilja  */
1008449f287SMagnus Lilja #undef CONFIG_CMD_IMLS
1018449f287SMagnus Lilja 
1028449f287SMagnus Lilja #define CONFIG_BOOTDELAY	3
1038449f287SMagnus Lilja 
1048449f287SMagnus Lilja #define	CONFIG_EXTRA_ENV_SETTINGS					\
1058449f287SMagnus Lilja 	"bootargs_base=setenv bootargs console=ttymxc0,115200\0"	\
1068449f287SMagnus Lilja 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "	\
1078449f287SMagnus Lilja 		"ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
1088449f287SMagnus Lilja 	"bootcmd=run bootcmd_net\0"					\
1098449f287SMagnus Lilja 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; "	\
110*38a8b3eaSMagnus Lilja 		"tftpboot 0x81000000 uImage-mx31; bootm\0"		\
111*38a8b3eaSMagnus Lilja 	"prg_uboot=tftpboot 0x81000000 u-boot-nand.bin; "		\
112*38a8b3eaSMagnus Lilja 		"nand erase 0x0 0x40000; "				\
113*38a8b3eaSMagnus Lilja 		"nand write 0x81000000 0x0 0x40000\0"
1148449f287SMagnus Lilja 
115736fead8SBen Warren #define CONFIG_NET_MULTI
116736fead8SBen Warren #define CONFIG_SMC911X		1
117736fead8SBen Warren #define CONFIG_SMC911X_BASE	0xB6000000
118736fead8SBen Warren #define CONFIG_SMC911X_32_BIT	1
1198449f287SMagnus Lilja 
1208449f287SMagnus Lilja /*
1218449f287SMagnus Lilja  * Miscellaneous configurable options
1228449f287SMagnus Lilja  */
1238449f287SMagnus Lilja #define CONFIG_SYS_LONGHELP	/* undef to save memory */
1248449f287SMagnus Lilja #define CONFIG_SYS_PROMPT	"uboot> "
1258449f287SMagnus Lilja #define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */
1268449f287SMagnus Lilja /* Print Buffer Size */
1278449f287SMagnus Lilja #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE + \
1288449f287SMagnus Lilja 				sizeof(CONFIG_SYS_PROMPT)+16)
1298449f287SMagnus Lilja /* max number of command args */
1308449f287SMagnus Lilja #define CONFIG_SYS_MAXARGS	16
1318449f287SMagnus Lilja /* Boot Argument Buffer Size */
1328449f287SMagnus Lilja #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
1338449f287SMagnus Lilja 
1348449f287SMagnus Lilja /* memtest works on */
1358449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_START	0x80000000
1368449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_END		0x10000
1378449f287SMagnus Lilja 
1388449f287SMagnus Lilja /* default load address */
1398449f287SMagnus Lilja #define CONFIG_SYS_LOAD_ADDR		0x81000000
1408449f287SMagnus Lilja 
1418449f287SMagnus Lilja #define CONFIG_SYS_HZ			1000
1428449f287SMagnus Lilja 
1438449f287SMagnus Lilja #define CONFIG_CMDLINE_EDITING	1
1448449f287SMagnus Lilja 
1458449f287SMagnus Lilja /*-----------------------------------------------------------------------
1468449f287SMagnus Lilja  * Stack sizes
1478449f287SMagnus Lilja  *
1488449f287SMagnus Lilja  * The stack sizes are set up in start.S using the settings below
1498449f287SMagnus Lilja  */
1508449f287SMagnus Lilja #define CONFIG_STACKSIZE	(128 * 1024) /* regular stack */
1518449f287SMagnus Lilja 
1528449f287SMagnus Lilja /*-----------------------------------------------------------------------
1538449f287SMagnus Lilja  * Physical Memory Map
1548449f287SMagnus Lilja  */
1558449f287SMagnus Lilja #define CONFIG_NR_DRAM_BANKS	1
1568449f287SMagnus Lilja #define PHYS_SDRAM_1		CSD0_BASE
1578449f287SMagnus Lilja #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
1588449f287SMagnus Lilja 
1598449f287SMagnus Lilja /*-----------------------------------------------------------------------
1608449f287SMagnus Lilja  * FLASH and environment organization
1618449f287SMagnus Lilja  */
1628449f287SMagnus Lilja /* No NOR flash present */
1638449f287SMagnus Lilja #define CONFIG_SYS_NO_FLASH	1
1648449f287SMagnus Lilja 
165*38a8b3eaSMagnus Lilja #define CONFIG_ENV_IS_IN_NAND		1
166*38a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET		0x40000
167*38a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET_REDUND	0x60000
1688449f287SMagnus Lilja #define CONFIG_ENV_SIZE			(128 * 1024)
1698449f287SMagnus Lilja 
170*38a8b3eaSMagnus Lilja /*
171*38a8b3eaSMagnus Lilja  * NAND driver
172*38a8b3eaSMagnus Lilja  */
173*38a8b3eaSMagnus Lilja #define CONFIG_NAND_MXC
174*38a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_REGS_BASE      NFC_BASE_ADDR
175*38a8b3eaSMagnus Lilja #define CONFIG_SYS_MAX_NAND_DEVICE     1
176*38a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_BASE           NFC_BASE_ADDR
177*38a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_HWECC
178*38a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_LARGEPAGE
179*38a8b3eaSMagnus Lilja 
180d08e5ca3SMagnus Lilja /* NAND configuration for the NAND_SPL */
181d08e5ca3SMagnus Lilja 
182d08e5ca3SMagnus Lilja /* Start copying real U-boot from the second page */
183d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_OFFS	0x800
184d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x30000
185d08e5ca3SMagnus Lilja /* Load U-Boot to this address */
186d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_DST	0x87f00000
187d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
188d08e5ca3SMagnus Lilja 
189d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_SIZE	0x800
190d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
191d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_COUNT	64
192d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_SIZE		(256 * 1024 * 1024)
193d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
194d08e5ca3SMagnus Lilja 
195d08e5ca3SMagnus Lilja 
196d08e5ca3SMagnus Lilja /* Configuration of lowlevel_init.S (clocks and SDRAM) */
197d08e5ca3SMagnus Lilja #define CCM_CCMR_SETUP		0x074B0BF5
198d08e5ca3SMagnus Lilja #define CCM_PDR0_SETUP_532MHZ	(PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \
199d08e5ca3SMagnus Lilja 				 PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) |     \
200d08e5ca3SMagnus Lilja 				 PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) |     \
201d08e5ca3SMagnus Lilja 				 PDR0_MCU_PODF(0))
202d08e5ca3SMagnus Lilja #define CCM_MPCTL_SETUP_532MHZ	(PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) |   \
203d08e5ca3SMagnus Lilja 				 PLL_MFN(12))
204d08e5ca3SMagnus Lilja 
205d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_SETUP	0x00000004
206d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_RESET_DL	0x0000000c
207d08e5ca3SMagnus Lilja #define ESDCFG0_MDDR_SETUP	0x006ac73a
208d08e5ca3SMagnus Lilja 
209d08e5ca3SMagnus Lilja #define ESDCTL_ROW_COL		(ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
210d08e5ca3SMagnus Lilja #define ESDCTL_SETTINGS		(ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
211d08e5ca3SMagnus Lilja 				 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
212d08e5ca3SMagnus Lilja #define ESDCTL_PRECHARGE	(ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
213d08e5ca3SMagnus Lilja #define ESDCTL_AUTOREFRESH	(ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
214d08e5ca3SMagnus Lilja #define ESDCTL_LOADMODEREG	(ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
215d08e5ca3SMagnus Lilja #define ESDCTL_RW		ESDCTL_SETTINGS
216d08e5ca3SMagnus Lilja 
2178449f287SMagnus Lilja #endif /* __CONFIG_H */
218