xref: /rk3399_rockchip-uboot/include/configs/mx31pdk.h (revision 157f8461d468ad7bcd19ad9563b16c824c63bcd4)
18449f287SMagnus Lilja /*
28449f287SMagnus Lilja  * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
38449f287SMagnus Lilja  *
48449f287SMagnus Lilja  * (C) Copyright 2004
58449f287SMagnus Lilja  * Texas Instruments.
68449f287SMagnus Lilja  * Richard Woodruff <r-woodruff2@ti.com>
78449f287SMagnus Lilja  * Kshitij Gupta <kshitij@ti.com>
88449f287SMagnus Lilja  *
98449f287SMagnus Lilja  * Configuration settings for the Freescale i.MX31 PDK board.
108449f287SMagnus Lilja  *
111a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
128449f287SMagnus Lilja  */
138449f287SMagnus Lilja 
148449f287SMagnus Lilja #ifndef __CONFIG_H
158449f287SMagnus Lilja #define __CONFIG_H
168449f287SMagnus Lilja 
1786271115SStefano Babic #include <asm/arch/imx-regs.h>
1838a8b3eaSMagnus Lilja 
198449f287SMagnus Lilja /* High Level Configuration Options */
203fd968e9SMasahiro Yamada #define CONFIG_MX31			/* This is a mx31 */
218449f287SMagnus Lilja 
22e89f1f91SFabio Estevam #define CONFIG_CMDLINE_TAG			/* enable passing of ATAGs */
23e89f1f91SFabio Estevam #define CONFIG_SETUP_MEMORY_TAGS
24e89f1f91SFabio Estevam #define CONFIG_INITRD_TAG
258449f287SMagnus Lilja 
269aa3c6a1SFabio Estevam #define CONFIG_MACH_TYPE	MACH_TYPE_MX31_3DS
279aa3c6a1SFabio Estevam 
28da962b71SBenoît Thébaudeau #define CONFIG_SPL_TARGET	"u-boot-with-spl.bin"
29da962b71SBenoît Thébaudeau #define CONFIG_SPL_MAX_SIZE	2048
30da962b71SBenoît Thébaudeau 
31da962b71SBenoît Thébaudeau #define CONFIG_SPL_TEXT_BASE	0x87dc0000
32da962b71SBenoît Thébaudeau #define CONFIG_SYS_TEXT_BASE	0x87e00000
33da962b71SBenoît Thébaudeau 
34da962b71SBenoît Thébaudeau #ifndef CONFIG_SPL_BUILD
358449f287SMagnus Lilja #define CONFIG_SKIP_LOWLEVEL_INIT
36d08e5ca3SMagnus Lilja #endif
378449f287SMagnus Lilja 
388449f287SMagnus Lilja /*
398449f287SMagnus Lilja  * Size of malloc() pool
408449f287SMagnus Lilja  */
4138a8b3eaSMagnus Lilja #define CONFIG_SYS_MALLOC_LEN		(2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
428449f287SMagnus Lilja 
438449f287SMagnus Lilja /*
448449f287SMagnus Lilja  * Hardware drivers
458449f287SMagnus Lilja  */
468449f287SMagnus Lilja 
47e89f1f91SFabio Estevam #define CONFIG_MXC_UART
4840f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE	UART1_BASE
496f2a4be9SStefano Babic #define CONFIG_MXC_GPIO
508449f287SMagnus Lilja 
51e89f1f91SFabio Estevam #define CONFIG_HARD_SPI
52e89f1f91SFabio Estevam #define CONFIG_MXC_SPI
538449f287SMagnus Lilja #define CONFIG_DEFAULT_SPI_BUS	1
549f481e95SStefano Babic #define CONFIG_DEFAULT_SPI_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
558449f287SMagnus Lilja 
56877a438aSStefano Babic /* PMIC Controller */
57be3b51aaSŁukasz Majewski #define CONFIG_POWER
58be3b51aaSŁukasz Majewski #define CONFIG_POWER_SPI
59be3b51aaSŁukasz Majewski #define CONFIG_POWER_FSL
60dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_BUS	1
61dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CS	2
62dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CLK	1000000
639f481e95SStefano Babic #define CONFIG_FSL_PMIC_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
64877a438aSStefano Babic #define CONFIG_FSL_PMIC_BITLEN	32
654e8b7544SFabio Estevam #define CONFIG_RTC_MC13XXX
668449f287SMagnus Lilja 
678449f287SMagnus Lilja /* allow to overwrite serial and ethaddr */
688449f287SMagnus Lilja #define CONFIG_ENV_OVERWRITE
698449f287SMagnus Lilja #define CONFIG_CONS_INDEX		1
708449f287SMagnus Lilja 
718449f287SMagnus Lilja #define	CONFIG_EXTRA_ENV_SETTINGS					\
728449f287SMagnus Lilja 	"bootargs_base=setenv bootargs console=ttymxc0,115200\0"	\
738449f287SMagnus Lilja 	"bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "	\
748449f287SMagnus Lilja 		"ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"	\
758449f287SMagnus Lilja 	"bootcmd=run bootcmd_net\0"					\
768449f287SMagnus Lilja 	"bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; "	\
7738a8b3eaSMagnus Lilja 		"tftpboot 0x81000000 uImage-mx31; bootm\0"		\
78da962b71SBenoît Thébaudeau 	"prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; "		\
7938a8b3eaSMagnus Lilja 		"nand erase 0x0 0x40000; "				\
8038a8b3eaSMagnus Lilja 		"nand write 0x81000000 0x0 0x40000\0"
818449f287SMagnus Lilja 
82e89f1f91SFabio Estevam #define CONFIG_SMC911X
83736fead8SBen Warren #define CONFIG_SMC911X_BASE	0xB6000000
84e89f1f91SFabio Estevam #define CONFIG_SMC911X_32_BIT
858449f287SMagnus Lilja 
868449f287SMagnus Lilja /*
878449f287SMagnus Lilja  * Miscellaneous configurable options
888449f287SMagnus Lilja  */
898449f287SMagnus Lilja #define CONFIG_SYS_LONGHELP	/* undef to save memory */
908449f287SMagnus Lilja 
918449f287SMagnus Lilja /* memtest works on */
928449f287SMagnus Lilja #define CONFIG_SYS_MEMTEST_START	0x80000000
93304e49e6SFabio Estevam #define CONFIG_SYS_MEMTEST_END		0x80010000
948449f287SMagnus Lilja 
958449f287SMagnus Lilja /* default load address */
968449f287SMagnus Lilja #define CONFIG_SYS_LOAD_ADDR		0x81000000
978449f287SMagnus Lilja 
98e89f1f91SFabio Estevam #define CONFIG_CMDLINE_EDITING
998449f287SMagnus Lilja 
1008449f287SMagnus Lilja /*-----------------------------------------------------------------------
1018449f287SMagnus Lilja  * Physical Memory Map
1028449f287SMagnus Lilja  */
1038449f287SMagnus Lilja #define CONFIG_NR_DRAM_BANKS	1
1048449f287SMagnus Lilja #define PHYS_SDRAM_1		CSD0_BASE
1058449f287SMagnus Lilja #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
1068449f287SMagnus Lilja 
107ed3df72dSFabio Estevam #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
108ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
109ed3df72dSFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
110026ca659SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
111026ca659SFabio Estevam 						GENERATED_GBL_DATA_SIZE)
112026ca659SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
113da962b71SBenoît Thébaudeau 						CONFIG_SYS_INIT_RAM_SIZE)
114ed3df72dSFabio Estevam 
115*e856bdcfSMasahiro Yamada /*
116*e856bdcfSMasahiro Yamada  * environment organization
1178449f287SMagnus Lilja  */
11838a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET		0x40000
11938a8b3eaSMagnus Lilja #define CONFIG_ENV_OFFSET_REDUND	0x60000
1208449f287SMagnus Lilja #define CONFIG_ENV_SIZE			(128 * 1024)
1218449f287SMagnus Lilja 
12238a8b3eaSMagnus Lilja /*
12338a8b3eaSMagnus Lilja  * NAND driver
12438a8b3eaSMagnus Lilja  */
12538a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_REGS_BASE      NFC_BASE_ADDR
12638a8b3eaSMagnus Lilja #define CONFIG_SYS_MAX_NAND_DEVICE     1
12738a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_BASE           NFC_BASE_ADDR
12838a8b3eaSMagnus Lilja #define CONFIG_MXC_NAND_HWECC
12938a8b3eaSMagnus Lilja #define CONFIG_SYS_NAND_LARGEPAGE
13038a8b3eaSMagnus Lilja 
131d08e5ca3SMagnus Lilja /* NAND configuration for the NAND_SPL */
132d08e5ca3SMagnus Lilja 
133a187559eSBin Meng /* Start copying real U-Boot from the second page */
134da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
135da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_SIZE	0x3f800
136d08e5ca3SMagnus Lilja /* Load U-Boot to this address */
137da962b71SBenoît Thébaudeau #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
138d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST
139d08e5ca3SMagnus Lilja 
140d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_SIZE	0x800
141d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
142d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_PAGE_COUNT	64
143d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_SIZE		(256 * 1024 * 1024)
144d08e5ca3SMagnus Lilja #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
145d08e5ca3SMagnus Lilja 
146d08e5ca3SMagnus Lilja /* Configuration of lowlevel_init.S (clocks and SDRAM) */
147d08e5ca3SMagnus Lilja #define CCM_CCMR_SETUP		0x074B0BF5
1489e0081d5SBenoît Thébaudeau #define CCM_PDR0_SETUP_532MHZ	(PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
1499e0081d5SBenoît Thébaudeau 				 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) |    \
1509e0081d5SBenoît Thébaudeau 				 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) |    \
1519e0081d5SBenoît Thébaudeau 				 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
152d08e5ca3SMagnus Lilja #define CCM_MPCTL_SETUP_532MHZ	(PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) |  \
153d08e5ca3SMagnus Lilja 				 PLL_MFN(12))
154d08e5ca3SMagnus Lilja 
155d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_SETUP	0x00000004
156d08e5ca3SMagnus Lilja #define ESDMISC_MDDR_RESET_DL	0x0000000c
157d08e5ca3SMagnus Lilja #define ESDCFG0_MDDR_SETUP	0x006ac73a
158d08e5ca3SMagnus Lilja 
159d08e5ca3SMagnus Lilja #define ESDCTL_ROW_COL		(ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
160d08e5ca3SMagnus Lilja #define ESDCTL_SETTINGS		(ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
161d08e5ca3SMagnus Lilja 				 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
162d08e5ca3SMagnus Lilja #define ESDCTL_PRECHARGE	(ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
163d08e5ca3SMagnus Lilja #define ESDCTL_AUTOREFRESH	(ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
164d08e5ca3SMagnus Lilja #define ESDCTL_LOADMODEREG	(ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
165d08e5ca3SMagnus Lilja #define ESDCTL_RW		ESDCTL_SETTINGS
166d08e5ca3SMagnus Lilja 
1678449f287SMagnus Lilja #endif /* __CONFIG_H */
168