xref: /rk3399_rockchip-uboot/include/configs/mx31ads.h (revision 78d1e1d0a157c8b48ea19be6170b992745d30f38)
1 /*
2  * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3  *
4  * Configuration settings for the MX31ADS Freescale board.
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11 
12 #include <asm/arch/imx-regs.h>
13 
14  /* High Level Configuration Options */
15 #define CONFIG_MX31		1		/* This is a mx31 */
16 
17 
18 #define CONFIG_DISPLAY_CPUINFO
19 #define CONFIG_DISPLAY_BOARDINFO
20 
21 #define CONFIG_SYS_TEXT_BASE		0xA0000000
22 
23 #define CONFIG_MACH_TYPE	MACH_TYPE_MX31ADS
24 
25 #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
26 #define CONFIG_SETUP_MEMORY_TAGS	1
27 #define CONFIG_INITRD_TAG		1
28 
29 /*
30  * Size of malloc() pool
31  */
32 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 128 * 1024)
33 
34 /*
35  * Hardware drivers
36  */
37 
38 #define CONFIG_MXC_UART
39 #define CONFIG_MXC_UART_BASE	UART1_BASE
40 
41 #define CONFIG_HARD_SPI		1
42 #define CONFIG_MXC_SPI		1
43 #define CONFIG_DEFAULT_SPI_BUS	1
44 #define CONFIG_DEFAULT_SPI_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
45 #define CONFIG_MXC_GPIO
46 
47 /* PMIC Controller */
48 #define CONFIG_POWER
49 #define CONFIG_POWER_SPI
50 #define CONFIG_POWER_FSL
51 #define CONFIG_FSL_PMIC_BUS	1
52 #define CONFIG_FSL_PMIC_CS	0
53 #define CONFIG_FSL_PMIC_CLK	1000000
54 #define CONFIG_FSL_PMIC_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
55 #define CONFIG_FSL_PMIC_BITLEN	32
56 #define CONFIG_RTC_MC13XXX
57 
58 /* allow to overwrite serial and ethaddr */
59 #define CONFIG_ENV_OVERWRITE
60 #define CONFIG_CONS_INDEX	1
61 #define CONFIG_BAUDRATE		115200
62 
63 /***********************************************************
64  * Command definition
65  ***********************************************************/
66 #define CONFIG_CMD_DATE
67 
68 #define CONFIG_BOOTDELAY	3
69 
70 #define CONFIG_LOADADDR		0x80800000	/* loadaddr env var */
71 
72 #define	CONFIG_EXTRA_ENV_SETTINGS					\
73 	"netdev=eth0\0"							\
74 	"uboot_addr=0xa0000000\0"					\
75 	"uboot=mx31ads/u-boot.bin\0"					\
76 	"kernel=mx31ads/uImage\0"					\
77 	"nfsroot=/opt/eldk/arm\0"					\
78 	"bootargs_base=setenv bootargs console=ttymxc0,115200\0"	\
79 	"bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs "	\
80 		"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0"	\
81 	"bootcmd=run bootcmd_net\0"					\
82 	"bootcmd_net=run bootargs_base bootargs_nfs; "			\
83 		"tftpboot ${loadaddr} ${kernel}; bootm\0"		\
84 	"prg_uboot=tftpboot ${loadaddr} ${uboot}; "			\
85 		"protect off ${uboot_addr} 0xa003ffff; "		\
86 		"erase ${uboot_addr} 0xa003ffff; "			\
87 		"cp.b ${loadaddr} ${uboot_addr} ${filesize}; "		\
88 		"setenv filesize; saveenv\0"
89 
90 #define CONFIG_CS8900
91 #define CONFIG_CS8900_BASE	0xb4020300
92 #define CONFIG_CS8900_BUS16		1	/* follow the Linux driver */
93 
94 /*
95  * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
96  * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
97  * controller inverted. The controller is capable of detecting and correcting
98  * this, but it needs 4 network packets for that. Which means, at startup, you
99  * will not receive answers to the first 4 packest, unless there have been some
100  * broadcasts on the network, or your board is on a hub. Reducing the ARP
101  * timeout from default 5 seconds to 200ms we speed up the initial TFTP
102  * transfer, should the user wish one, significantly.
103  */
104 #define CONFIG_ARP_TIMEOUT	200UL
105 
106 /*
107  * Miscellaneous configurable options
108  */
109 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
110 #define CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size */
111 /* Print Buffer Size */
112 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
113 #define CONFIG_SYS_MAXARGS		16		/* max number of command args */
114 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
115 
116 #define CONFIG_SYS_MEMTEST_START	0		/* memtest works on */
117 #define CONFIG_SYS_MEMTEST_END		0x10000
118 
119 #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
120 
121 #define CONFIG_CMDLINE_EDITING	1
122 
123 /*-----------------------------------------------------------------------
124  * Physical Memory Map
125  */
126 #define CONFIG_NR_DRAM_BANKS	1
127 #define PHYS_SDRAM_1		CSD0_BASE
128 #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
129 #define CONFIG_BOARD_EARLY_INIT_F
130 
131 #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
132 #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
133 #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
134 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
135 						GENERATED_GBL_DATA_SIZE)
136 #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
137 						CONFIG_SYS_GBL_DATA_OFFSET)
138 
139 /*-----------------------------------------------------------------------
140  * FLASH and environment organization
141  */
142 #define CONFIG_SYS_FLASH_BASE		CS0_BASE
143 #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* max number of memory banks */
144 #define CONFIG_SYS_MAX_FLASH_SECT	262		/* max number of sectors on one chip */
145 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE	/* Monitor at beginning of flash */
146 #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256KiB */
147 
148 #define	CONFIG_ENV_IS_IN_FLASH	1
149 #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
150 #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
151 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
152 
153 /* Address and size of Redundant Environment Sector	*/
154 #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
155 #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
156 
157 
158 /*-----------------------------------------------------------------------
159  * CFI FLASH driver setup
160  */
161 #define CONFIG_SYS_FLASH_CFI			1 /* Flash memory is CFI compliant */
162 #define CONFIG_FLASH_CFI_DRIVER		1 /* Use drivers/cfi_flash.c */
163 #define CONFIG_FLASH_SPANSION_S29WS_N	1 /* A non-standard buffered write algorithm */
164 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1 /* Use buffered writes (~10x faster) */
165 #define CONFIG_SYS_FLASH_PROTECTION		1 /* Use hardware sector protection */
166 
167 /*
168  * JFFS2 partitions
169  */
170 #undef CONFIG_CMD_MTDPARTS
171 #define CONFIG_JFFS2_DEV	"nor0"
172 
173 #endif /* __CONFIG_H */
174