1b5dc9b30SGuennadi Liakhovetski /* 2b5dc9b30SGuennadi Liakhovetski * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de> 3b5dc9b30SGuennadi Liakhovetski * 4b5dc9b30SGuennadi Liakhovetski * Configuration settings for the MX31ADS Freescale board. 5b5dc9b30SGuennadi Liakhovetski * 6b5dc9b30SGuennadi Liakhovetski * This program is free software; you can redistribute it and/or 7b5dc9b30SGuennadi Liakhovetski * modify it under the terms of the GNU General Public License as 8b5dc9b30SGuennadi Liakhovetski * published by the Free Software Foundation; either version 2 of 9b5dc9b30SGuennadi Liakhovetski * the License, or (at your option) any later version. 10b5dc9b30SGuennadi Liakhovetski * 11b5dc9b30SGuennadi Liakhovetski * This program is distributed in the hope that it will be useful, 12b5dc9b30SGuennadi Liakhovetski * but WITHOUT ANY WARRANTY; without even the implied warranty of 13b5dc9b30SGuennadi Liakhovetski * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14b5dc9b30SGuennadi Liakhovetski * GNU General Public License for more details. 15b5dc9b30SGuennadi Liakhovetski * 16b5dc9b30SGuennadi Liakhovetski * You should have received a copy of the GNU General Public License 17b5dc9b30SGuennadi Liakhovetski * along with this program; if not, write to the Free Software 18b5dc9b30SGuennadi Liakhovetski * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 19b5dc9b30SGuennadi Liakhovetski * MA 02111-1307 USA 20b5dc9b30SGuennadi Liakhovetski */ 21b5dc9b30SGuennadi Liakhovetski 22b5dc9b30SGuennadi Liakhovetski #ifndef __CONFIG_H 23b5dc9b30SGuennadi Liakhovetski #define __CONFIG_H 24b5dc9b30SGuennadi Liakhovetski 2586271115SStefano Babic #include <asm/arch/imx-regs.h> 26b5dc9b30SGuennadi Liakhovetski 27b5dc9b30SGuennadi Liakhovetski /* High Level Configuration Options */ 28b5dc9b30SGuennadi Liakhovetski #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */ 29b5dc9b30SGuennadi Liakhovetski #define CONFIG_MX31 1 /* in a mx31 */ 30b5dc9b30SGuennadi Liakhovetski 31b5dc9b30SGuennadi Liakhovetski #define CONFIG_DISPLAY_CPUINFO 32b5dc9b30SGuennadi Liakhovetski #define CONFIG_DISPLAY_BOARDINFO 33b5dc9b30SGuennadi Liakhovetski 344ac2e2d6SFabio Estevam #define CONFIG_SYS_TEXT_BASE 0xA0000000 354ac2e2d6SFabio Estevam 36da3598acSFabio Estevam #define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS 37da3598acSFabio Estevam 38b5dc9b30SGuennadi Liakhovetski /* 39b5dc9b30SGuennadi Liakhovetski * Disabled for now due to build problems under Debian and a significant increase 40b5dc9b30SGuennadi Liakhovetski * in the final file size: 144260 vs. 109536 Bytes. 41b5dc9b30SGuennadi Liakhovetski */ 42b5dc9b30SGuennadi Liakhovetski #if 0 43b5dc9b30SGuennadi Liakhovetski #define CONFIG_OF_LIBFDT 1 44b5dc9b30SGuennadi Liakhovetski #define CONFIG_FIT 1 45b5dc9b30SGuennadi Liakhovetski #define CONFIG_FIT_VERBOSE 1 46b5dc9b30SGuennadi Liakhovetski #endif 47b5dc9b30SGuennadi Liakhovetski 48b5dc9b30SGuennadi Liakhovetski #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 49b5dc9b30SGuennadi Liakhovetski #define CONFIG_SETUP_MEMORY_TAGS 1 50b5dc9b30SGuennadi Liakhovetski #define CONFIG_INITRD_TAG 1 51b5dc9b30SGuennadi Liakhovetski 52b5dc9b30SGuennadi Liakhovetski /* 53b5dc9b30SGuennadi Liakhovetski * Size of malloc() pool 54b5dc9b30SGuennadi Liakhovetski */ 556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024) 56b5dc9b30SGuennadi Liakhovetski 57b5dc9b30SGuennadi Liakhovetski /* 58b5dc9b30SGuennadi Liakhovetski * Hardware drivers 59b5dc9b30SGuennadi Liakhovetski */ 60b5dc9b30SGuennadi Liakhovetski 6140f6fffeSStefano Babic #define CONFIG_MXC_UART 6240f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE UART1_BASE 63b5dc9b30SGuennadi Liakhovetski 640a0b606fSGuennadi Liakhovetski #define CONFIG_HARD_SPI 1 650a0b606fSGuennadi Liakhovetski #define CONFIG_MXC_SPI 1 66d255bb0eSHaavard Skinnemoen #define CONFIG_DEFAULT_SPI_BUS 1 679f481e95SStefano Babic #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) 685bd9a9b0SStefano Babic #define CONFIG_MXC_GPIO 690a0b606fSGuennadi Liakhovetski 70d7d6780fSStefano Babic /* PMIC Controller */ 71*be3b51aaSŁukasz Majewski #define CONFIG_POWER 72*be3b51aaSŁukasz Majewski #define CONFIG_POWER_SPI 73*be3b51aaSŁukasz Majewski #define CONFIG_POWER_FSL 74dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_BUS 1 75dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CS 0 76dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CLK 1000000 779f481e95SStefano Babic #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) 78d7d6780fSStefano Babic #define CONFIG_FSL_PMIC_BITLEN 32 794e8b7544SFabio Estevam #define CONFIG_RTC_MC13XXX 800a0b606fSGuennadi Liakhovetski 81b5dc9b30SGuennadi Liakhovetski /* allow to overwrite serial and ethaddr */ 82b5dc9b30SGuennadi Liakhovetski #define CONFIG_ENV_OVERWRITE 83b5dc9b30SGuennadi Liakhovetski #define CONFIG_CONS_INDEX 1 84b5dc9b30SGuennadi Liakhovetski #define CONFIG_BAUDRATE 115200 85b5dc9b30SGuennadi Liakhovetski 86b5dc9b30SGuennadi Liakhovetski /*********************************************************** 87b5dc9b30SGuennadi Liakhovetski * Command definition 88b5dc9b30SGuennadi Liakhovetski ***********************************************************/ 89b5dc9b30SGuennadi Liakhovetski 90b5dc9b30SGuennadi Liakhovetski #include <config_cmd_default.h> 91b5dc9b30SGuennadi Liakhovetski 92b5dc9b30SGuennadi Liakhovetski #define CONFIG_CMD_PING 937602ed50SGuennadi Liakhovetski #define CONFIG_CMD_DHCP 940a0b606fSGuennadi Liakhovetski #define CONFIG_CMD_SPI 950a0b606fSGuennadi Liakhovetski #define CONFIG_CMD_DATE 96b5dc9b30SGuennadi Liakhovetski 97b5dc9b30SGuennadi Liakhovetski #define CONFIG_BOOTDELAY 3 98b5dc9b30SGuennadi Liakhovetski 997602ed50SGuennadi Liakhovetski #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */ 100b5dc9b30SGuennadi Liakhovetski 101b5dc9b30SGuennadi Liakhovetski #define CONFIG_EXTRA_ENV_SETTINGS \ 1020a0b606fSGuennadi Liakhovetski "netdev=eth0\0" \ 1030a0b606fSGuennadi Liakhovetski "uboot_addr=0xa0000000\0" \ 1040a0b606fSGuennadi Liakhovetski "uboot=mx31ads/u-boot.bin\0" \ 1050a0b606fSGuennadi Liakhovetski "kernel=mx31ads/uImage\0" \ 1060a0b606fSGuennadi Liakhovetski "nfsroot=/opt/eldk/arm\0" \ 107b5dc9b30SGuennadi Liakhovetski "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \ 1080a0b606fSGuennadi Liakhovetski "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \ 1090a0b606fSGuennadi Liakhovetski "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \ 110b5dc9b30SGuennadi Liakhovetski "bootcmd=run bootcmd_net\0" \ 1110a0b606fSGuennadi Liakhovetski "bootcmd_net=run bootargs_base bootargs_nfs; " \ 1120a0b606fSGuennadi Liakhovetski "tftpboot ${loadaddr} ${kernel}; bootm\0" \ 1130a0b606fSGuennadi Liakhovetski "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \ 1140a0b606fSGuennadi Liakhovetski "protect off ${uboot_addr} 0xa003ffff; " \ 1150a0b606fSGuennadi Liakhovetski "erase ${uboot_addr} 0xa003ffff; " \ 1160a0b606fSGuennadi Liakhovetski "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \ 1170a0b606fSGuennadi Liakhovetski "setenv filesize; saveenv\0" 118b5dc9b30SGuennadi Liakhovetski 119b1c0eaacSBen Warren #define CONFIG_CS8900 120b1c0eaacSBen Warren #define CONFIG_CS8900_BASE 0xb4020300 121b1c0eaacSBen Warren #define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */ 122d23ff682SGuennadi Liakhovetski 123d23ff682SGuennadi Liakhovetski /* 124d23ff682SGuennadi Liakhovetski * The MX31ADS board seems to have a hardware "peculiarity" confirmed under 125d23ff682SGuennadi Liakhovetski * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A 126d23ff682SGuennadi Liakhovetski * controller inverted. The controller is capable of detecting and correcting 127d23ff682SGuennadi Liakhovetski * this, but it needs 4 network packets for that. Which means, at startup, you 128d23ff682SGuennadi Liakhovetski * will not receive answers to the first 4 packest, unless there have been some 129d23ff682SGuennadi Liakhovetski * broadcasts on the network, or your board is on a hub. Reducing the ARP 130d23ff682SGuennadi Liakhovetski * timeout from default 5 seconds to 200ms we speed up the initial TFTP 131d23ff682SGuennadi Liakhovetski * transfer, should the user wish one, significantly. 132d23ff682SGuennadi Liakhovetski */ 133d23ff682SGuennadi Liakhovetski #define CONFIG_ARP_TIMEOUT 200UL 134b5dc9b30SGuennadi Liakhovetski 135b5dc9b30SGuennadi Liakhovetski /* 136b5dc9b30SGuennadi Liakhovetski * Miscellaneous configurable options 137b5dc9b30SGuennadi Liakhovetski */ 1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 1396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " 1406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 141b5dc9b30SGuennadi Liakhovetski /* Print Buffer Size */ 1426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 1436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 1446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 145b5dc9b30SGuennadi Liakhovetski 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */ 1476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x10000 148b5dc9b30SGuennadi Liakhovetski 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 150b5dc9b30SGuennadi Liakhovetski 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 152b5dc9b30SGuennadi Liakhovetski 153b5dc9b30SGuennadi Liakhovetski #define CONFIG_CMDLINE_EDITING 1 154b5dc9b30SGuennadi Liakhovetski 155b5dc9b30SGuennadi Liakhovetski /*----------------------------------------------------------------------- 156b5dc9b30SGuennadi Liakhovetski * Physical Memory Map 157b5dc9b30SGuennadi Liakhovetski */ 158b5dc9b30SGuennadi Liakhovetski #define CONFIG_NR_DRAM_BANKS 1 159b5dc9b30SGuennadi Liakhovetski #define PHYS_SDRAM_1 CSD0_BASE 160b5dc9b30SGuennadi Liakhovetski #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) 1614ac2e2d6SFabio Estevam #define CONFIG_BOARD_EARLY_INIT_F 1624ac2e2d6SFabio Estevam 1634ac2e2d6SFabio Estevam #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 1644ac2e2d6SFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 1654ac2e2d6SFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 1664ac2e2d6SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 1674ac2e2d6SFabio Estevam GENERATED_GBL_DATA_SIZE) 1684ac2e2d6SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 1694ac2e2d6SFabio Estevam CONFIG_SYS_GBL_DATA_OFFSET) 170b5dc9b30SGuennadi Liakhovetski 171b5dc9b30SGuennadi Liakhovetski /*----------------------------------------------------------------------- 172b5dc9b30SGuennadi Liakhovetski * FLASH and environment organization 173b5dc9b30SGuennadi Liakhovetski */ 1746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE CS0_BASE 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */ 1776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */ 1786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */ 179b5dc9b30SGuennadi Liakhovetski 1805a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 1 181ba8dcca7SFelix Radensky #define CONFIG_ENV_SECT_SIZE (128 * 1024) 1820e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 183ba8dcca7SFelix Radensky #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 184d23ff682SGuennadi Liakhovetski 185d23ff682SGuennadi Liakhovetski /* Address and size of Redundant Environment Sector */ 186ba8dcca7SFelix Radensky #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE) 1870e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 188d23ff682SGuennadi Liakhovetski 189b5dc9b30SGuennadi Liakhovetski 190b5dc9b30SGuennadi Liakhovetski /*----------------------------------------------------------------------- 191b5dc9b30SGuennadi Liakhovetski * CFI FLASH driver setup 192b5dc9b30SGuennadi Liakhovetski */ 1936d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */ 19400b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */ 195d23ff682SGuennadi Liakhovetski #define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */ 1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */ 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */ 198b5dc9b30SGuennadi Liakhovetski 199b5dc9b30SGuennadi Liakhovetski /* 200b5dc9b30SGuennadi Liakhovetski * JFFS2 partitions 201b5dc9b30SGuennadi Liakhovetski */ 20268d7d651SStefan Roese #undef CONFIG_CMD_MTDPARTS 203b5dc9b30SGuennadi Liakhovetski #define CONFIG_JFFS2_DEV "nor0" 204b5dc9b30SGuennadi Liakhovetski 205b5dc9b30SGuennadi Liakhovetski #endif /* __CONFIG_H */ 206