xref: /rk3399_rockchip-uboot/include/configs/mx31ads.h (revision 1a4596601fd395f3afb8f82f3f840c5e00bdd57a)
1b5dc9b30SGuennadi Liakhovetski /*
2b5dc9b30SGuennadi Liakhovetski  * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3b5dc9b30SGuennadi Liakhovetski  *
4b5dc9b30SGuennadi Liakhovetski  * Configuration settings for the MX31ADS Freescale board.
5b5dc9b30SGuennadi Liakhovetski  *
6*1a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7b5dc9b30SGuennadi Liakhovetski  */
8b5dc9b30SGuennadi Liakhovetski 
9b5dc9b30SGuennadi Liakhovetski #ifndef __CONFIG_H
10b5dc9b30SGuennadi Liakhovetski #define __CONFIG_H
11b5dc9b30SGuennadi Liakhovetski 
1286271115SStefano Babic #include <asm/arch/imx-regs.h>
13b5dc9b30SGuennadi Liakhovetski 
14b5dc9b30SGuennadi Liakhovetski  /* High Level Configuration Options */
15b5dc9b30SGuennadi Liakhovetski #define CONFIG_ARM1136		1		/* This is an arm1136 CPU core */
16b5dc9b30SGuennadi Liakhovetski #define CONFIG_MX31		1		/* in a mx31 */
17b5dc9b30SGuennadi Liakhovetski 
18b5dc9b30SGuennadi Liakhovetski #define CONFIG_DISPLAY_CPUINFO
19b5dc9b30SGuennadi Liakhovetski #define CONFIG_DISPLAY_BOARDINFO
20b5dc9b30SGuennadi Liakhovetski 
214ac2e2d6SFabio Estevam #define CONFIG_SYS_TEXT_BASE		0xA0000000
224ac2e2d6SFabio Estevam 
23da3598acSFabio Estevam #define CONFIG_MACH_TYPE	MACH_TYPE_MX31ADS
24da3598acSFabio Estevam 
25b5dc9b30SGuennadi Liakhovetski /*
26b5dc9b30SGuennadi Liakhovetski  * Disabled for now due to build problems under Debian and a significant increase
27b5dc9b30SGuennadi Liakhovetski  * in the final file size: 144260 vs. 109536 Bytes.
28b5dc9b30SGuennadi Liakhovetski  */
29b5dc9b30SGuennadi Liakhovetski #if 0
30b5dc9b30SGuennadi Liakhovetski #define CONFIG_OF_LIBFDT		1
31b5dc9b30SGuennadi Liakhovetski #define CONFIG_FIT			1
32b5dc9b30SGuennadi Liakhovetski #define CONFIG_FIT_VERBOSE		1
33b5dc9b30SGuennadi Liakhovetski #endif
34b5dc9b30SGuennadi Liakhovetski 
35b5dc9b30SGuennadi Liakhovetski #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
36b5dc9b30SGuennadi Liakhovetski #define CONFIG_SETUP_MEMORY_TAGS	1
37b5dc9b30SGuennadi Liakhovetski #define CONFIG_INITRD_TAG		1
38b5dc9b30SGuennadi Liakhovetski 
39b5dc9b30SGuennadi Liakhovetski /*
40b5dc9b30SGuennadi Liakhovetski  * Size of malloc() pool
41b5dc9b30SGuennadi Liakhovetski  */
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 128 * 1024)
43b5dc9b30SGuennadi Liakhovetski 
44b5dc9b30SGuennadi Liakhovetski /*
45b5dc9b30SGuennadi Liakhovetski  * Hardware drivers
46b5dc9b30SGuennadi Liakhovetski  */
47b5dc9b30SGuennadi Liakhovetski 
4840f6fffeSStefano Babic #define CONFIG_MXC_UART
4940f6fffeSStefano Babic #define CONFIG_MXC_UART_BASE	UART1_BASE
50b5dc9b30SGuennadi Liakhovetski 
510a0b606fSGuennadi Liakhovetski #define CONFIG_HARD_SPI		1
520a0b606fSGuennadi Liakhovetski #define CONFIG_MXC_SPI		1
53d255bb0eSHaavard Skinnemoen #define CONFIG_DEFAULT_SPI_BUS	1
549f481e95SStefano Babic #define CONFIG_DEFAULT_SPI_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
555bd9a9b0SStefano Babic #define CONFIG_MXC_GPIO
560a0b606fSGuennadi Liakhovetski 
57d7d6780fSStefano Babic /* PMIC Controller */
58be3b51aaSŁukasz Majewski #define CONFIG_POWER
59be3b51aaSŁukasz Majewski #define CONFIG_POWER_SPI
60be3b51aaSŁukasz Majewski #define CONFIG_POWER_FSL
61dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_BUS	1
62dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CS	0
63dfe5e14fSStefano Babic #define CONFIG_FSL_PMIC_CLK	1000000
649f481e95SStefano Babic #define CONFIG_FSL_PMIC_MODE	(SPI_MODE_0 | SPI_CS_HIGH)
65d7d6780fSStefano Babic #define CONFIG_FSL_PMIC_BITLEN	32
664e8b7544SFabio Estevam #define CONFIG_RTC_MC13XXX
670a0b606fSGuennadi Liakhovetski 
68b5dc9b30SGuennadi Liakhovetski /* allow to overwrite serial and ethaddr */
69b5dc9b30SGuennadi Liakhovetski #define CONFIG_ENV_OVERWRITE
70b5dc9b30SGuennadi Liakhovetski #define CONFIG_CONS_INDEX	1
71b5dc9b30SGuennadi Liakhovetski #define CONFIG_BAUDRATE		115200
72b5dc9b30SGuennadi Liakhovetski 
73b5dc9b30SGuennadi Liakhovetski /***********************************************************
74b5dc9b30SGuennadi Liakhovetski  * Command definition
75b5dc9b30SGuennadi Liakhovetski  ***********************************************************/
76b5dc9b30SGuennadi Liakhovetski 
77b5dc9b30SGuennadi Liakhovetski #include <config_cmd_default.h>
78b5dc9b30SGuennadi Liakhovetski 
79b5dc9b30SGuennadi Liakhovetski #define CONFIG_CMD_PING
807602ed50SGuennadi Liakhovetski #define CONFIG_CMD_DHCP
810a0b606fSGuennadi Liakhovetski #define CONFIG_CMD_SPI
820a0b606fSGuennadi Liakhovetski #define CONFIG_CMD_DATE
83b5dc9b30SGuennadi Liakhovetski 
84b5dc9b30SGuennadi Liakhovetski #define CONFIG_BOOTDELAY	3
85b5dc9b30SGuennadi Liakhovetski 
867602ed50SGuennadi Liakhovetski #define CONFIG_LOADADDR		0x80800000	/* loadaddr env var */
87b5dc9b30SGuennadi Liakhovetski 
88b5dc9b30SGuennadi Liakhovetski #define	CONFIG_EXTRA_ENV_SETTINGS					\
890a0b606fSGuennadi Liakhovetski 	"netdev=eth0\0"							\
900a0b606fSGuennadi Liakhovetski 	"uboot_addr=0xa0000000\0"					\
910a0b606fSGuennadi Liakhovetski 	"uboot=mx31ads/u-boot.bin\0"					\
920a0b606fSGuennadi Liakhovetski 	"kernel=mx31ads/uImage\0"					\
930a0b606fSGuennadi Liakhovetski 	"nfsroot=/opt/eldk/arm\0"					\
94b5dc9b30SGuennadi Liakhovetski 	"bootargs_base=setenv bootargs console=ttymxc0,115200\0"	\
950a0b606fSGuennadi Liakhovetski 	"bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs "	\
960a0b606fSGuennadi Liakhovetski 		"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0"	\
97b5dc9b30SGuennadi Liakhovetski 	"bootcmd=run bootcmd_net\0"					\
980a0b606fSGuennadi Liakhovetski 	"bootcmd_net=run bootargs_base bootargs_nfs; "			\
990a0b606fSGuennadi Liakhovetski 		"tftpboot ${loadaddr} ${kernel}; bootm\0"		\
1000a0b606fSGuennadi Liakhovetski 	"prg_uboot=tftpboot ${loadaddr} ${uboot}; "			\
1010a0b606fSGuennadi Liakhovetski 		"protect off ${uboot_addr} 0xa003ffff; "		\
1020a0b606fSGuennadi Liakhovetski 		"erase ${uboot_addr} 0xa003ffff; "			\
1030a0b606fSGuennadi Liakhovetski 		"cp.b ${loadaddr} ${uboot_addr} ${filesize}; "		\
1040a0b606fSGuennadi Liakhovetski 		"setenv filesize; saveenv\0"
105b5dc9b30SGuennadi Liakhovetski 
106b1c0eaacSBen Warren #define CONFIG_CS8900
107b1c0eaacSBen Warren #define CONFIG_CS8900_BASE	0xb4020300
108b1c0eaacSBen Warren #define CONFIG_CS8900_BUS16		1	/* follow the Linux driver */
109d23ff682SGuennadi Liakhovetski 
110d23ff682SGuennadi Liakhovetski /*
111d23ff682SGuennadi Liakhovetski  * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
112d23ff682SGuennadi Liakhovetski  * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
113d23ff682SGuennadi Liakhovetski  * controller inverted. The controller is capable of detecting and correcting
114d23ff682SGuennadi Liakhovetski  * this, but it needs 4 network packets for that. Which means, at startup, you
115d23ff682SGuennadi Liakhovetski  * will not receive answers to the first 4 packest, unless there have been some
116d23ff682SGuennadi Liakhovetski  * broadcasts on the network, or your board is on a hub. Reducing the ARP
117d23ff682SGuennadi Liakhovetski  * timeout from default 5 seconds to 200ms we speed up the initial TFTP
118d23ff682SGuennadi Liakhovetski  * transfer, should the user wish one, significantly.
119d23ff682SGuennadi Liakhovetski  */
120d23ff682SGuennadi Liakhovetski #define CONFIG_ARP_TIMEOUT	200UL
121b5dc9b30SGuennadi Liakhovetski 
122b5dc9b30SGuennadi Liakhovetski /*
123b5dc9b30SGuennadi Liakhovetski  * Miscellaneous configurable options
124b5dc9b30SGuennadi Liakhovetski  */
1256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory */
1266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT		"=> "
1276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size */
128b5dc9b30SGuennadi Liakhovetski /* Print Buffer Size */
1296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
1306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16		/* max number of command args */
1316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
132b5dc9b30SGuennadi Liakhovetski 
1336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	0		/* memtest works on */
1346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		0x10000
135b5dc9b30SGuennadi Liakhovetski 
1366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		CONFIG_LOADADDR
137b5dc9b30SGuennadi Liakhovetski 
1386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ			1000
139b5dc9b30SGuennadi Liakhovetski 
140b5dc9b30SGuennadi Liakhovetski #define CONFIG_CMDLINE_EDITING	1
141b5dc9b30SGuennadi Liakhovetski 
142b5dc9b30SGuennadi Liakhovetski /*-----------------------------------------------------------------------
143b5dc9b30SGuennadi Liakhovetski  * Physical Memory Map
144b5dc9b30SGuennadi Liakhovetski  */
145b5dc9b30SGuennadi Liakhovetski #define CONFIG_NR_DRAM_BANKS	1
146b5dc9b30SGuennadi Liakhovetski #define PHYS_SDRAM_1		CSD0_BASE
147b5dc9b30SGuennadi Liakhovetski #define PHYS_SDRAM_1_SIZE	(128 * 1024 * 1024)
1484ac2e2d6SFabio Estevam #define CONFIG_BOARD_EARLY_INIT_F
1494ac2e2d6SFabio Estevam 
1504ac2e2d6SFabio Estevam #define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
1514ac2e2d6SFabio Estevam #define CONFIG_SYS_INIT_RAM_ADDR	IRAM_BASE_ADDR
1524ac2e2d6SFabio Estevam #define CONFIG_SYS_INIT_RAM_SIZE	IRAM_SIZE
1534ac2e2d6SFabio Estevam #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
1544ac2e2d6SFabio Estevam 						GENERATED_GBL_DATA_SIZE)
1554ac2e2d6SFabio Estevam #define CONFIG_SYS_INIT_SP_ADDR	(CONFIG_SYS_INIT_RAM_ADDR + \
1564ac2e2d6SFabio Estevam 						CONFIG_SYS_GBL_DATA_OFFSET)
157b5dc9b30SGuennadi Liakhovetski 
158b5dc9b30SGuennadi Liakhovetski /*-----------------------------------------------------------------------
159b5dc9b30SGuennadi Liakhovetski  * FLASH and environment organization
160b5dc9b30SGuennadi Liakhovetski  */
1616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		CS0_BASE
1626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* max number of memory banks */
1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	262		/* max number of sectors on one chip */
1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE	/* Monitor at beginning of flash */
1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256KiB */
166b5dc9b30SGuennadi Liakhovetski 
1675a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define	CONFIG_ENV_IS_IN_FLASH	1
168ba8dcca7SFelix Radensky #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
1690e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
170ba8dcca7SFelix Radensky #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
171d23ff682SGuennadi Liakhovetski 
172d23ff682SGuennadi Liakhovetski /* Address and size of Redundant Environment Sector	*/
173ba8dcca7SFelix Radensky #define CONFIG_ENV_ADDR_REDUND	(CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
1740e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE
175d23ff682SGuennadi Liakhovetski 
176b5dc9b30SGuennadi Liakhovetski 
177b5dc9b30SGuennadi Liakhovetski /*-----------------------------------------------------------------------
178b5dc9b30SGuennadi Liakhovetski  * CFI FLASH driver setup
179b5dc9b30SGuennadi Liakhovetski  */
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI			1 /* Flash memory is CFI compliant */
18100b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER		1 /* Use drivers/cfi_flash.c */
182d23ff682SGuennadi Liakhovetski #define CONFIG_FLASH_SPANSION_S29WS_N	1 /* A non-standard buffered write algorithm */
1836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1 /* Use buffered writes (~10x faster) */
1846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_PROTECTION		1 /* Use hardware sector protection */
185b5dc9b30SGuennadi Liakhovetski 
186b5dc9b30SGuennadi Liakhovetski /*
187b5dc9b30SGuennadi Liakhovetski  * JFFS2 partitions
188b5dc9b30SGuennadi Liakhovetski  */
18968d7d651SStefan Roese #undef CONFIG_CMD_MTDPARTS
190b5dc9b30SGuennadi Liakhovetski #define CONFIG_JFFS2_DEV	"nor0"
191b5dc9b30SGuennadi Liakhovetski 
192b5dc9b30SGuennadi Liakhovetski #endif /* __CONFIG_H */
193