xref: /rk3399_rockchip-uboot/include/configs/mv-common.h (revision 54e999a30af2ce4fab27b01a90676de3f1db1f49)
1*54e999a3SPrafulla Wadaskar /*
2*54e999a3SPrafulla Wadaskar  * (C) Copyright 2010
3*54e999a3SPrafulla Wadaskar  * Marvell Semiconductor <www.marvell.com>
4*54e999a3SPrafulla Wadaskar  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5*54e999a3SPrafulla Wadaskar  *
6*54e999a3SPrafulla Wadaskar  * See file CREDITS for list of people who contributed to this
7*54e999a3SPrafulla Wadaskar  * project.
8*54e999a3SPrafulla Wadaskar  *
9*54e999a3SPrafulla Wadaskar  * This program is free software; you can redistribute it and/or
10*54e999a3SPrafulla Wadaskar  * modify it under the terms of the GNU General Public License as
11*54e999a3SPrafulla Wadaskar  * published by the Free Software Foundation; either version 2 of
12*54e999a3SPrafulla Wadaskar  * the License, or (at your option) any later version.
13*54e999a3SPrafulla Wadaskar  *
14*54e999a3SPrafulla Wadaskar  * This program is distributed in the hope that it will be useful,
15*54e999a3SPrafulla Wadaskar  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16*54e999a3SPrafulla Wadaskar  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17*54e999a3SPrafulla Wadaskar  * GNU General Public License for more details.
18*54e999a3SPrafulla Wadaskar  *
19*54e999a3SPrafulla Wadaskar  * You should have received a copy of the GNU General Public License
20*54e999a3SPrafulla Wadaskar  * along with this program; if not, write to the Free Software
21*54e999a3SPrafulla Wadaskar  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
22*54e999a3SPrafulla Wadaskar  * MA 02110-1301 USA
23*54e999a3SPrafulla Wadaskar  */
24*54e999a3SPrafulla Wadaskar 
25*54e999a3SPrafulla Wadaskar /*
26*54e999a3SPrafulla Wadaskar  * This file contains Marvell Board Specific common defincations.
27*54e999a3SPrafulla Wadaskar  * This file should be included in board config header file.
28*54e999a3SPrafulla Wadaskar  *
29*54e999a3SPrafulla Wadaskar  * It supports common definations for Kirkwood platform
30*54e999a3SPrafulla Wadaskar  * TBD: support for Orion5X platforms
31*54e999a3SPrafulla Wadaskar  */
32*54e999a3SPrafulla Wadaskar 
33*54e999a3SPrafulla Wadaskar #ifndef _MV_COMMON_H
34*54e999a3SPrafulla Wadaskar #define _MV_COMMON_H
35*54e999a3SPrafulla Wadaskar 
36*54e999a3SPrafulla Wadaskar /*
37*54e999a3SPrafulla Wadaskar  * High Level Configuration Options (easy to change)
38*54e999a3SPrafulla Wadaskar  */
39*54e999a3SPrafulla Wadaskar #define CONFIG_MARVELL		1
40*54e999a3SPrafulla Wadaskar #define CONFIG_ARM926EJS	1	/* Basic Architecture */
41*54e999a3SPrafulla Wadaskar 
42*54e999a3SPrafulla Wadaskar #if defined(CONFIG_KIRKWOOD)
43*54e999a3SPrafulla Wadaskar #define CONFIG_MD5	/* get_random_hex on krikwood needs MD5 support */
44*54e999a3SPrafulla Wadaskar #define CONFIG_KIRKWOOD_EGIGA_INIT	/* Enable GbePort0/1 for kernel */
45*54e999a3SPrafulla Wadaskar #define CONFIG_KIRKWOOD_RGMII_PAD_1V8	/* Set RGMII Pad voltage to 1.8V */
46*54e999a3SPrafulla Wadaskar #define CONFIG_KIRKWOOD_PCIE_INIT       /* Enable PCIE Port0 for kernel */
47*54e999a3SPrafulla Wadaskar 
48*54e999a3SPrafulla Wadaskar #define CONFIG_I2C_MVTWSI_BASE	KW_TWSI_BASE
49*54e999a3SPrafulla Wadaskar #define MV_UART0_BASE		KW_UART0_BASE
50*54e999a3SPrafulla Wadaskar #define MV_SATA_BASE		KW_SATA_BASE
51*54e999a3SPrafulla Wadaskar #define MV_SATA_PORT0_OFFSET	KW_SATA_PORT0_OFFSET
52*54e999a3SPrafulla Wadaskar #define MV_SATA_PORT1_OFFSET	KW_SATA_PORT1_OFFSET
53*54e999a3SPrafulla Wadaskar 
54*54e999a3SPrafulla Wadaskar #else
55*54e999a3SPrafulla Wadaskar #error "Unsupported SoC"
56*54e999a3SPrafulla Wadaskar #endif
57*54e999a3SPrafulla Wadaskar 
58*54e999a3SPrafulla Wadaskar /*
59*54e999a3SPrafulla Wadaskar  * CLKs configurations
60*54e999a3SPrafulla Wadaskar  */
61*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_HZ		1000
62*54e999a3SPrafulla Wadaskar 
63*54e999a3SPrafulla Wadaskar /*
64*54e999a3SPrafulla Wadaskar  * NS16550 Configuration
65*54e999a3SPrafulla Wadaskar  */
66*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_NS16550
67*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_NS16550_SERIAL
68*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_NS16550_REG_SIZE	(-4)
69*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_NS16550_CLK		CONFIG_SYS_TCLK
70*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_NS16550_COM1		MV_UART0_BASE
71*54e999a3SPrafulla Wadaskar 
72*54e999a3SPrafulla Wadaskar /*
73*54e999a3SPrafulla Wadaskar  * Serial Port configuration
74*54e999a3SPrafulla Wadaskar  * The following definitions let you select what serial you want to use
75*54e999a3SPrafulla Wadaskar  * for your console driver.
76*54e999a3SPrafulla Wadaskar  */
77*54e999a3SPrafulla Wadaskar 
78*54e999a3SPrafulla Wadaskar #define CONFIG_CONS_INDEX	1	/*Console on UART0 */
79*54e999a3SPrafulla Wadaskar #define CONFIG_BAUDRATE			115200
80*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, \
81*54e999a3SPrafulla Wadaskar 					  115200,230400, 460800, 921600 }
82*54e999a3SPrafulla Wadaskar /* auto boot */
83*54e999a3SPrafulla Wadaskar #define CONFIG_BOOTDELAY	3	/* default enable autoboot */
84*54e999a3SPrafulla Wadaskar 
85*54e999a3SPrafulla Wadaskar /*
86*54e999a3SPrafulla Wadaskar  * For booting Linux, the board info and command line data
87*54e999a3SPrafulla Wadaskar  * have to be in the first 8 MB of memory, since this is
88*54e999a3SPrafulla Wadaskar  * the maximum mapped by the Linux kernel during initialization.
89*54e999a3SPrafulla Wadaskar  */
90*54e999a3SPrafulla Wadaskar #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs  */
91*54e999a3SPrafulla Wadaskar #define CONFIG_INITRD_TAG	1	/* enable INITRD tag */
92*54e999a3SPrafulla Wadaskar #define CONFIG_SETUP_MEMORY_TAGS 1	/* enable memory tag */
93*54e999a3SPrafulla Wadaskar 
94*54e999a3SPrafulla Wadaskar #define	CONFIG_SYS_PROMPT	"Marvell>> "	/* Command Prompt */
95*54e999a3SPrafulla Wadaskar #define	CONFIG_SYS_CBSIZE	1024	/* Console I/O Buff Size */
96*54e999a3SPrafulla Wadaskar #define	CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE \
97*54e999a3SPrafulla Wadaskar 		+sizeof(CONFIG_SYS_PROMPT) + 16)	/* Print Buff */
98*54e999a3SPrafulla Wadaskar 
99*54e999a3SPrafulla Wadaskar /*
100*54e999a3SPrafulla Wadaskar  * NAND configuration
101*54e999a3SPrafulla Wadaskar  */
102*54e999a3SPrafulla Wadaskar #ifdef CONFIG_CMD_NAND
103*54e999a3SPrafulla Wadaskar #define CONFIG_NAND_KIRKWOOD
104*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_MAX_NAND_DEVICE	1
105*54e999a3SPrafulla Wadaskar #define NAND_MAX_CHIPS			1
106*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_NAND_BASE		0xD8000000	/* MV_DEFADR_NANDF */
107*54e999a3SPrafulla Wadaskar #define NAND_ALLOW_ERASE_ALL		1
108*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_64BIT_VSPRINTF	/* needed for nand_util.c */
109*54e999a3SPrafulla Wadaskar #endif
110*54e999a3SPrafulla Wadaskar 
111*54e999a3SPrafulla Wadaskar /*
112*54e999a3SPrafulla Wadaskar  * SPI Flash configuration
113*54e999a3SPrafulla Wadaskar  */
114*54e999a3SPrafulla Wadaskar #ifdef CONFIG_CMD_SF
115*54e999a3SPrafulla Wadaskar #define CONFIG_SPI_FLASH		1
116*54e999a3SPrafulla Wadaskar #define CONFIG_HARD_SPI			1
117*54e999a3SPrafulla Wadaskar #define CONFIG_KIRKWOOD_SPI		1
118*54e999a3SPrafulla Wadaskar #define CONFIG_SPI_FLASH_MACRONIX	1
119*54e999a3SPrafulla Wadaskar #define CONFIG_ENV_SPI_BUS		0
120*54e999a3SPrafulla Wadaskar #define CONFIG_ENV_SPI_CS		0
121*54e999a3SPrafulla Wadaskar #define CONFIG_ENV_SPI_MAX_HZ		50000000	/*50Mhz */
122*54e999a3SPrafulla Wadaskar #endif
123*54e999a3SPrafulla Wadaskar 
124*54e999a3SPrafulla Wadaskar /*
125*54e999a3SPrafulla Wadaskar  * Size of malloc() pool
126*54e999a3SPrafulla Wadaskar  */
127*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_MALLOC_LEN	(1024 * 1024) /* 1MiB for malloc() */
128*54e999a3SPrafulla Wadaskar /* size in bytes reserved for initial data */
129*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_GBL_DATA_SIZE	128
130*54e999a3SPrafulla Wadaskar 
131*54e999a3SPrafulla Wadaskar /*
132*54e999a3SPrafulla Wadaskar  * Other required minimal configurations
133*54e999a3SPrafulla Wadaskar  */
134*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_LONGHELP
135*54e999a3SPrafulla Wadaskar #define CONFIG_AUTO_COMPLETE
136*54e999a3SPrafulla Wadaskar #define CONFIG_CMDLINE_EDITING
137*54e999a3SPrafulla Wadaskar #define CONFIG_CONSOLE_INFO_QUIET	/* some code reduction */
138*54e999a3SPrafulla Wadaskar #define CONFIG_ARCH_CPU_INIT	/* call arch_cpu_init() */
139*54e999a3SPrafulla Wadaskar #define CONFIG_ARCH_MISC_INIT	/* call arch_misc_init() */
140*54e999a3SPrafulla Wadaskar #define CONFIG_DISPLAY_CPUINFO	/* Display cpu info */
141*54e999a3SPrafulla Wadaskar #define CONFIG_NR_DRAM_BANKS	4
142*54e999a3SPrafulla Wadaskar #define CONFIG_STACKSIZE	0x00100000	/* regular stack- 1M */
143*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_LOAD_ADDR	0x00800000	/* default load adr- 8M */
144*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_MEMTEST_START 0x00400000	/* 4M */
145*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_MEMTEST_END	0x007fffff	/*(_8M -1) */
146*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_RESET_ADDRESS 0xffff0000	/* Rst Vector Adr */
147*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_MAXARGS	16	/* max number of command args */
148*54e999a3SPrafulla Wadaskar 
149*54e999a3SPrafulla Wadaskar /*
150*54e999a3SPrafulla Wadaskar  * Ethernet Driver configuration
151*54e999a3SPrafulla Wadaskar  */
152*54e999a3SPrafulla Wadaskar #ifdef CONFIG_CMD_NET
153*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_MII
154*54e999a3SPrafulla Wadaskar #define CONFIG_NETCONSOLE	/* include NetConsole support   */
155*54e999a3SPrafulla Wadaskar #define CONFIG_NET_MULTI	/* specify more that one ports available */
156*54e999a3SPrafulla Wadaskar #define	CONFIG_MII		/* expose smi ove miiphy interface */
157*54e999a3SPrafulla Wadaskar #define CONFIG_MVGBE		/* Enable Marvell Gbe Controller Driver */
158*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN	/* detect link using phy */
159*54e999a3SPrafulla Wadaskar #define CONFIG_ENV_OVERWRITE	/* ethaddr can be reprogrammed */
160*54e999a3SPrafulla Wadaskar #define CONFIG_RESET_PHY_R	/* use reset_phy() to init mv8831116 PHY */
161*54e999a3SPrafulla Wadaskar #endif /* CONFIG_CMD_NET */
162*54e999a3SPrafulla Wadaskar 
163*54e999a3SPrafulla Wadaskar /*
164*54e999a3SPrafulla Wadaskar  * USB/EHCI
165*54e999a3SPrafulla Wadaskar  */
166*54e999a3SPrafulla Wadaskar #ifdef CONFIG_CMD_USB
167*54e999a3SPrafulla Wadaskar #define CONFIG_USB_EHCI		/* Enable EHCI USB support */
168*54e999a3SPrafulla Wadaskar #define CONFIG_USB_EHCI_KIRKWOOD
169*54e999a3SPrafulla Wadaskar #define CONFIG_EHCI_IS_TDI
170*54e999a3SPrafulla Wadaskar #define CONFIG_USB_STORAGE
171*54e999a3SPrafulla Wadaskar #define CONFIG_DOS_PARTITION
172*54e999a3SPrafulla Wadaskar #define CONFIG_ISO_PARTITION
173*54e999a3SPrafulla Wadaskar #define CONFIG_SUPPORT_VFAT
174*54e999a3SPrafulla Wadaskar #endif /* CONFIG_CMD_USB */
175*54e999a3SPrafulla Wadaskar 
176*54e999a3SPrafulla Wadaskar /*
177*54e999a3SPrafulla Wadaskar  * IDE Support on SATA ports
178*54e999a3SPrafulla Wadaskar  */
179*54e999a3SPrafulla Wadaskar #ifdef CONFIG_CMD_IDE
180*54e999a3SPrafulla Wadaskar #define __io
181*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_EXT2
182*54e999a3SPrafulla Wadaskar #define CONFIG_MVSATA_IDE
183*54e999a3SPrafulla Wadaskar #define CONFIG_IDE_PREINIT
184*54e999a3SPrafulla Wadaskar #define CONFIG_MVSATA_IDE_USE_PORT1
185*54e999a3SPrafulla Wadaskar /* Needs byte-swapping for ATA data register */
186*54e999a3SPrafulla Wadaskar #define CONFIG_IDE_SWAP_IO
187*54e999a3SPrafulla Wadaskar /* Data, registers and alternate blocks are at the same offset */
188*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_ATA_DATA_OFFSET	(0x0100)
189*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_ATA_REG_OFFSET	(0x0100)
190*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_ATA_ALT_OFFSET	(0x0100)
191*54e999a3SPrafulla Wadaskar /* Each 8-bit ATA register is aligned to a 4-bytes address */
192*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_ATA_STRIDE		4
193*54e999a3SPrafulla Wadaskar /* Controller supports 48-bits LBA addressing */
194*54e999a3SPrafulla Wadaskar #define CONFIG_LBA48
195*54e999a3SPrafulla Wadaskar /* CONFIG_CMD_IDE requires some #defines for ATA registers */
196*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_IDE_MAXBUS		2
197*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_IDE_MAXDEVICE	2
198*54e999a3SPrafulla Wadaskar /* ATA registers base is at SATA controller base */
199*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_ATA_BASE_ADDR	MV_SATA_BASE
200*54e999a3SPrafulla Wadaskar #endif /* CONFIG_CMD_IDE */
201*54e999a3SPrafulla Wadaskar 
202*54e999a3SPrafulla Wadaskar /*
203*54e999a3SPrafulla Wadaskar  * I2C related stuff
204*54e999a3SPrafulla Wadaskar  */
205*54e999a3SPrafulla Wadaskar #ifdef CONFIG_CMD_I2C
206*54e999a3SPrafulla Wadaskar #define CONFIG_I2C_MVTWSI
207*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_I2C_SLAVE		0x0
208*54e999a3SPrafulla Wadaskar #define CONFIG_SYS_I2C_SPEED		100000
209*54e999a3SPrafulla Wadaskar #endif
210*54e999a3SPrafulla Wadaskar 
211*54e999a3SPrafulla Wadaskar /*
212*54e999a3SPrafulla Wadaskar  * File system
213*54e999a3SPrafulla Wadaskar  */
214*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_EXT2
215*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_JFFS2
216*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_FAT
217*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_UBI
218*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_UBIFS
219*54e999a3SPrafulla Wadaskar #define CONFIG_RBTREE
220*54e999a3SPrafulla Wadaskar #define CONFIG_MTD_DEVICE               /* needed for mtdparts commands */
221*54e999a3SPrafulla Wadaskar #define CONFIG_MTD_PARTITIONS
222*54e999a3SPrafulla Wadaskar #define CONFIG_CMD_MTDPARTS
223*54e999a3SPrafulla Wadaskar #define CONFIG_LZO
224*54e999a3SPrafulla Wadaskar 
225*54e999a3SPrafulla Wadaskar #endif /* _MV_COMMON_H */
226