1047375bfSNobuhiro Iwamatsu /* 2047375bfSNobuhiro Iwamatsu * Configuation settings for the Hitachi Solution Engine 7750 3047375bfSNobuhiro Iwamatsu * 4047375bfSNobuhiro Iwamatsu * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> 5047375bfSNobuhiro Iwamatsu * 6047375bfSNobuhiro Iwamatsu * See file CREDITS for list of people who contributed to this 7047375bfSNobuhiro Iwamatsu * project. 8047375bfSNobuhiro Iwamatsu * 9047375bfSNobuhiro Iwamatsu * This program is free software; you can redistribute it and/or 10047375bfSNobuhiro Iwamatsu * modify it under the terms of the GNU General Public License as 11047375bfSNobuhiro Iwamatsu * published by the Free Software Foundation; either version 2 of 12047375bfSNobuhiro Iwamatsu * the License, or (at your option) any later version. 13047375bfSNobuhiro Iwamatsu * 14047375bfSNobuhiro Iwamatsu * This program is distributed in the hope that it will be useful, 15047375bfSNobuhiro Iwamatsu * but WITHOUT ANY WARRANTY; without even the implied warranty of 16047375bfSNobuhiro Iwamatsu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17047375bfSNobuhiro Iwamatsu * GNU General Public License for more details. 18047375bfSNobuhiro Iwamatsu * 19047375bfSNobuhiro Iwamatsu * You should have received a copy of the GNU General Public License 20047375bfSNobuhiro Iwamatsu * along with this program; if not, write to the Free Software 21047375bfSNobuhiro Iwamatsu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22047375bfSNobuhiro Iwamatsu * MA 02111-1307 USA 23047375bfSNobuhiro Iwamatsu */ 24047375bfSNobuhiro Iwamatsu 25047375bfSNobuhiro Iwamatsu #ifndef __MS7750SE_H 26047375bfSNobuhiro Iwamatsu #define __MS7750SE_H 2769df3c4dSNobuhiro Iwamatsu 2869df3c4dSNobuhiro Iwamatsu #define CONFIG_SH 1 2969df3c4dSNobuhiro Iwamatsu #define CONFIG_SH4 1 3069df3c4dSNobuhiro Iwamatsu #define CONFIG_CPU_SH7750 1 31047375bfSNobuhiro Iwamatsu /* #define CONFIG_CPU_SH7751 1 */ 32047375bfSNobuhiro Iwamatsu /* #define CONFIG_CPU_TYPE_R 1 */ 3369df3c4dSNobuhiro Iwamatsu #define CONFIG_MS7750SE 1 3469df3c4dSNobuhiro Iwamatsu #define __LITTLE_ENDIAN__ 1 3569df3c4dSNobuhiro Iwamatsu 36047375bfSNobuhiro Iwamatsu /* 37047375bfSNobuhiro Iwamatsu * Command line configuration. 38047375bfSNobuhiro Iwamatsu */ 3961fb15c5SWolfgang Denk /*#include <config_cmd_default.h>*/ 40047375bfSNobuhiro Iwamatsu 41047375bfSNobuhiro Iwamatsu #define CONFIG_CMD_DFL 42047375bfSNobuhiro Iwamatsu #define CONFIG_CMD_FLASH 43047375bfSNobuhiro Iwamatsu #define CONFIG_CMD_ENV 4469df3c4dSNobuhiro Iwamatsu 456c58a030SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SCIF_CONSOLE 1 4669df3c4dSNobuhiro Iwamatsu #define CONFIG_BAUDRATE 38400 4769df3c4dSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF1 1 4869df3c4dSNobuhiro Iwamatsu #define BOARD_LATE_INIT 1 4969df3c4dSNobuhiro Iwamatsu 5069df3c4dSNobuhiro Iwamatsu #define CONFIG_BOOTDELAY -1 51047375bfSNobuhiro Iwamatsu #define CONFIG_BOOTARGS "console=ttySC0,38400" 5269df3c4dSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1 5369df3c4dSNobuhiro Iwamatsu 54047375bfSNobuhiro Iwamatsu /* SDRAM */ 5569df3c4dSNobuhiro Iwamatsu #define CFG_SDRAM_BASE (0x8C000000) 5669df3c4dSNobuhiro Iwamatsu #define CFG_SDRAM_SIZE (64 * 1024 * 1024) 5769df3c4dSNobuhiro Iwamatsu 5869df3c4dSNobuhiro Iwamatsu #define CFG_LONGHELP 5969df3c4dSNobuhiro Iwamatsu #define CFG_PROMPT "=> " 6069df3c4dSNobuhiro Iwamatsu #define CFG_CBSIZE 256 6169df3c4dSNobuhiro Iwamatsu #define CFG_PBSIZE 256 6269df3c4dSNobuhiro Iwamatsu #define CFG_MAXARGS 16 6369df3c4dSNobuhiro Iwamatsu #define CFG_BARGSIZE 512 64047375bfSNobuhiro Iwamatsu /* List of legal baudrate settings for this board */ 65047375bfSNobuhiro Iwamatsu #define CFG_BAUDRATE_TABLE { 115200, 57600, 38400, 19200, 9600 } 6669df3c4dSNobuhiro Iwamatsu 6769df3c4dSNobuhiro Iwamatsu #define CFG_MEMTEST_START (CFG_SDRAM_BASE) 6869df3c4dSNobuhiro Iwamatsu #define CFG_MEMTEST_END (TEXT_BASE - 0x100000) 6969df3c4dSNobuhiro Iwamatsu 70047375bfSNobuhiro Iwamatsu /* NOR Flash */ 71047375bfSNobuhiro Iwamatsu /* #define CFG_FLASH_BASE (0xA1000000)*/ 72047375bfSNobuhiro Iwamatsu #define CFG_FLASH_BASE (0xA0000000) 73047375bfSNobuhiro Iwamatsu #define CFG_MAX_FLASH_BANKS (1) /* Max number of 74047375bfSNobuhiro Iwamatsu * Flash memory banks 75047375bfSNobuhiro Iwamatsu */ 76047375bfSNobuhiro Iwamatsu #define CFG_MAX_FLASH_SECT 142 77047375bfSNobuhiro Iwamatsu #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE } 7869df3c4dSNobuhiro Iwamatsu 7969df3c4dSNobuhiro Iwamatsu #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 4 * 1024 * 1024) 8069df3c4dSNobuhiro Iwamatsu #define CFG_MONITOR_BASE (CFG_FLASH_BASE) /* Address of u-boot image in Flash */ 8169df3c4dSNobuhiro Iwamatsu #define CFG_MONITOR_LEN (128 * 1024) 8269df3c4dSNobuhiro Iwamatsu #define CFG_MALLOC_LEN (256 * 1024) /* Size of DRAM reserved for malloc() use */ 8369df3c4dSNobuhiro Iwamatsu 8469df3c4dSNobuhiro Iwamatsu #define CFG_GBL_DATA_SIZE (256) /* size in bytes reserved for initial data */ 8569df3c4dSNobuhiro Iwamatsu #define CFG_BOOTMAPSZ (8 * 1024 * 1024) 8669df3c4dSNobuhiro Iwamatsu #define CFG_RX_ETH_BUFFER (8) 8769df3c4dSNobuhiro Iwamatsu 8869df3c4dSNobuhiro Iwamatsu #define CFG_FLASH_CFI 8900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 9069df3c4dSNobuhiro Iwamatsu #undef CFG_FLASH_CFI_BROKEN_TABLE 9169df3c4dSNobuhiro Iwamatsu #undef CFG_FLASH_QUIET_TEST 9269df3c4dSNobuhiro Iwamatsu #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ 9369df3c4dSNobuhiro Iwamatsu 9469df3c4dSNobuhiro Iwamatsu 955a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 96*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE 0x20000 97*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 98*0e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN) 9969df3c4dSNobuhiro Iwamatsu #define CFG_FLASH_ERASE_TOUT 120000 10069df3c4dSNobuhiro Iwamatsu #define CFG_FLASH_WRITE_TOUT 500 10169df3c4dSNobuhiro Iwamatsu 102047375bfSNobuhiro Iwamatsu /* Board Clock */ 10369df3c4dSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 33333333 10469df3c4dSNobuhiro Iwamatsu #define TMU_CLK_DIVIDER 4 10569df3c4dSNobuhiro Iwamatsu #define CFG_HZ (CONFIG_SYS_CLK_FREQ / TMU_CLK_DIVIDER) 10669df3c4dSNobuhiro Iwamatsu 107047375bfSNobuhiro Iwamatsu #endif /* __MS7750SE_H */ 108