1*6c0bbdccSNobuhiro Iwamatsu /* 2*6c0bbdccSNobuhiro Iwamatsu * Configuation settings for the Hitachi Solution Engine 7722 3*6c0bbdccSNobuhiro Iwamatsu * 4*6c0bbdccSNobuhiro Iwamatsu * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org> 5*6c0bbdccSNobuhiro Iwamatsu * 6*6c0bbdccSNobuhiro Iwamatsu * See file CREDITS for list of people who contributed to this 7*6c0bbdccSNobuhiro Iwamatsu * project. 8*6c0bbdccSNobuhiro Iwamatsu * 9*6c0bbdccSNobuhiro Iwamatsu * This program is free software; you can redistribute it and/or 10*6c0bbdccSNobuhiro Iwamatsu * modify it under the terms of the GNU General Public License as 11*6c0bbdccSNobuhiro Iwamatsu * published by the Free Software Foundation; either version 2 of 12*6c0bbdccSNobuhiro Iwamatsu * the License, or (at your option) any later version. 13*6c0bbdccSNobuhiro Iwamatsu * 14*6c0bbdccSNobuhiro Iwamatsu * This program is distributed in the hope that it will be useful, 15*6c0bbdccSNobuhiro Iwamatsu * but WITHOUT ANY WARRANTY; without even the implied warranty of 16*6c0bbdccSNobuhiro Iwamatsu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17*6c0bbdccSNobuhiro Iwamatsu * GNU General Public License for more details. 18*6c0bbdccSNobuhiro Iwamatsu * 19*6c0bbdccSNobuhiro Iwamatsu * You should have received a copy of the GNU General Public License 20*6c0bbdccSNobuhiro Iwamatsu * along with this program; if not, write to the Free Software 21*6c0bbdccSNobuhiro Iwamatsu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22*6c0bbdccSNobuhiro Iwamatsu * MA 02111-1307 USA 23*6c0bbdccSNobuhiro Iwamatsu */ 24*6c0bbdccSNobuhiro Iwamatsu 25*6c0bbdccSNobuhiro Iwamatsu #ifndef __MS7722SE_H 26*6c0bbdccSNobuhiro Iwamatsu #define __MS7722SE_H 27*6c0bbdccSNobuhiro Iwamatsu 28*6c0bbdccSNobuhiro Iwamatsu #undef DEBUG 29*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_SH 1 30*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_SH4 1 31*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CPU_SH7722 1 32*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_MS7722SE 1 33*6c0bbdccSNobuhiro Iwamatsu 34*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CMD_FLASH 35*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CMD_NET 36*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CMD_PING 37*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CMD_DFL 38*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM 39*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CMD_ENV 40*6c0bbdccSNobuhiro Iwamatsu 41*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_BAUDRATE 115200 42*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_BOOTDELAY 3 43*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_BOOTARGS "console=ttySC0,115200 root=1f01" 44*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_NETMASK 255.255.255.0 45*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_IPADDR 192.168.0.22 46*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_SERVERIP 192.168.0.1 47*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_GATEWAYIP 192.168.0.1 48*6c0bbdccSNobuhiro Iwamatsu 49*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE 50*6c0bbdccSNobuhiro Iwamatsu #undef CONFIG_SHOW_BOOT_PROGRESS 51*6c0bbdccSNobuhiro Iwamatsu 52*6c0bbdccSNobuhiro Iwamatsu /* SMC9111 */ 53*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_DRIVER_SMC91111 54*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_SMC91111_BASE (0xB8000000) 55*6c0bbdccSNobuhiro Iwamatsu 56*6c0bbdccSNobuhiro Iwamatsu /* MEMORY */ 57*6c0bbdccSNobuhiro Iwamatsu #define MS7722SE_SDRAM_BASE (0x8C000000) 58*6c0bbdccSNobuhiro Iwamatsu #define MS7722SE_FLASH_BASE_1 (0xA0000000) 59*6c0bbdccSNobuhiro Iwamatsu //#define MS7722SE_FLASH_BASE_1 (0xA1000000) 60*6c0bbdccSNobuhiro Iwamatsu #define MS7722SE_FLASH_BANK_SIZE (8*1024 * 1024) 61*6c0bbdccSNobuhiro Iwamatsu 62*6c0bbdccSNobuhiro Iwamatsu #define CFG_LONGHELP /* undef to save memory */ 63*6c0bbdccSNobuhiro Iwamatsu #define CFG_PROMPT "=> " /* Monitor Command Prompt */ 64*6c0bbdccSNobuhiro Iwamatsu #define CFG_CBSIZE 256 /* Buffer size for input from the Console */ 65*6c0bbdccSNobuhiro Iwamatsu #define CFG_PBSIZE 256 /* Buffer size for Console output */ 66*6c0bbdccSNobuhiro Iwamatsu #define CFG_MAXARGS 16 /* max args accepted for monitor commands */ 67*6c0bbdccSNobuhiro Iwamatsu #define CFG_BARGSIZE 512 /* Buffer size for Boot Arguments passed to kernel */ 68*6c0bbdccSNobuhiro Iwamatsu #define CFG_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */ 69*6c0bbdccSNobuhiro Iwamatsu 70*6c0bbdccSNobuhiro Iwamatsu /* SCIF */ 71*6c0bbdccSNobuhiro Iwamatsu #define CFG_SCIF_CONSOLE 1 72*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_CONS_SCIF0 1 73*6c0bbdccSNobuhiro Iwamatsu #undef CFG_CONSOLE_INFO_QUIET /* Suppress display of console information at boot */ 74*6c0bbdccSNobuhiro Iwamatsu #undef CFG_CONSOLE_OVERWRITE_ROUTINE 75*6c0bbdccSNobuhiro Iwamatsu #undef CFG_CONSOLE_ENV_OVERWRITE 76*6c0bbdccSNobuhiro Iwamatsu 77*6c0bbdccSNobuhiro Iwamatsu #define CFG_MEMTEST_START (MS7722SE_SDRAM_BASE) 78*6c0bbdccSNobuhiro Iwamatsu #define CFG_MEMTEST_END (CFG_MEMTEST_START + (60 * 1024 * 1024)) 79*6c0bbdccSNobuhiro Iwamatsu 80*6c0bbdccSNobuhiro Iwamatsu #undef CFG_ALT_MEMTEST /* Enable alternate, more extensive, memory test */ 81*6c0bbdccSNobuhiro Iwamatsu #undef CFG_MEMTEST_SCRATCH /* Scratch address used by the alternate memory test */ 82*6c0bbdccSNobuhiro Iwamatsu 83*6c0bbdccSNobuhiro Iwamatsu #undef CFG_LOADS_BAUD_CHANGE /* Enable temporary baudrate change while serial download */ 84*6c0bbdccSNobuhiro Iwamatsu 85*6c0bbdccSNobuhiro Iwamatsu #define CFG_SDRAM_BASE (MS7722SE_SDRAM_BASE) 86*6c0bbdccSNobuhiro Iwamatsu #define CFG_SDRAM_SIZE (64 * 1024 * 1024) /* maybe more, but if so u-boot doesn't know about it... */ 87*6c0bbdccSNobuhiro Iwamatsu 88*6c0bbdccSNobuhiro Iwamatsu #define CFG_LOAD_ADDR (CFG_SDRAM_BASE + 4 * 1024 * 1024) /* default load address for scripts ?!? */ 89*6c0bbdccSNobuhiro Iwamatsu 90*6c0bbdccSNobuhiro Iwamatsu #define CFG_MONITOR_BASE (MS7722SE_FLASH_BASE_1) /* Address of u-boot image 91*6c0bbdccSNobuhiro Iwamatsu in Flash (NOT run time address in SDRAM) ?!? */ 92*6c0bbdccSNobuhiro Iwamatsu #define CFG_MONITOR_LEN (128 * 1024) /* */ 93*6c0bbdccSNobuhiro Iwamatsu #define CFG_MALLOC_LEN (256 * 1024) /* Size of DRAM reserved for malloc() use */ 94*6c0bbdccSNobuhiro Iwamatsu #define CFG_GBL_DATA_SIZE (256) /* size in bytes reserved for initial data */ 95*6c0bbdccSNobuhiro Iwamatsu #define CFG_BOOTMAPSZ (8 * 1024 * 1024) 96*6c0bbdccSNobuhiro Iwamatsu 97*6c0bbdccSNobuhiro Iwamatsu /* FLASH */ 98*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_CFI 99*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_CFI_DRIVER 100*6c0bbdccSNobuhiro Iwamatsu #undef CFG_FLASH_QUIET_TEST 101*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ 102*6c0bbdccSNobuhiro Iwamatsu 103*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_BASE (MS7722SE_FLASH_BASE_1) /* Physical start address of Flash memory */ 104*6c0bbdccSNobuhiro Iwamatsu 105*6c0bbdccSNobuhiro Iwamatsu #define CFG_MAX_FLASH_SECT 150 /* Max number of sectors on each 106*6c0bbdccSNobuhiro Iwamatsu Flash chip */ 107*6c0bbdccSNobuhiro Iwamatsu 108*6c0bbdccSNobuhiro Iwamatsu /* if you use all NOR Flash , you change dip-switch. Please see MS7722SE01 Manual. */ 109*6c0bbdccSNobuhiro Iwamatsu #define CFG_MAX_FLASH_BANKS 2 110*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE + (0 * MS7722SE_FLASH_BANK_SIZE), \ 111*6c0bbdccSNobuhiro Iwamatsu CFG_FLASH_BASE + (1 * MS7722SE_FLASH_BANK_SIZE), \ 112*6c0bbdccSNobuhiro Iwamatsu } 113*6c0bbdccSNobuhiro Iwamatsu 114*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_ERASE_TOUT (3 * 1000) /* Timeout for Flash erase operations (in ms) */ 115*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_WRITE_TOUT (3 * 1000) /* Timeout for Flash write operations (in ms) */ 116*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_LOCK_TOUT (3 * 1000) /* Timeout for Flash set sector lock bit operations (in ms) */ 117*6c0bbdccSNobuhiro Iwamatsu #define CFG_FLASH_UNLOCK_TOUT (3 * 1000) /* Timeout for Flash clear lock bit operations (in ms) */ 118*6c0bbdccSNobuhiro Iwamatsu 119*6c0bbdccSNobuhiro Iwamatsu #undef CFG_FLASH_PROTECTION /* Use hardware flash sectors protection instead of U-Boot software protection */ 120*6c0bbdccSNobuhiro Iwamatsu 121*6c0bbdccSNobuhiro Iwamatsu #undef CFG_DIRECT_FLASH_TFTP 122*6c0bbdccSNobuhiro Iwamatsu 123*6c0bbdccSNobuhiro Iwamatsu #define CFG_ENV_IS_IN_FLASH 124*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1 125*6c0bbdccSNobuhiro Iwamatsu #define CFG_ENV_SECT_SIZE (8 * 1024) 126*6c0bbdccSNobuhiro Iwamatsu #define CFG_ENV_SIZE (CFG_ENV_SECT_SIZE) 127*6c0bbdccSNobuhiro Iwamatsu #define CFG_ENV_ADDR (CFG_FLASH_BASE + (1 * CFG_ENV_SECT_SIZE)) 128*6c0bbdccSNobuhiro Iwamatsu #define CFG_ENV_OFFSET (CFG_ENV_ADDR - CFG_FLASH_BASE) /* Offset of env Flash sector relative to CFG_FLASH_BASE */ 129*6c0bbdccSNobuhiro Iwamatsu #define CFG_ENV_SIZE_REDUND (CFG_ENV_SECT_SIZE) 130*6c0bbdccSNobuhiro Iwamatsu #define CFG_ENV_ADDR_REDUND (CFG_FLASH_BASE + (2 * CFG_ENV_SECT_SIZE)) 131*6c0bbdccSNobuhiro Iwamatsu 132*6c0bbdccSNobuhiro Iwamatsu /* Board Clock */ 133*6c0bbdccSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ 33333333 134*6c0bbdccSNobuhiro Iwamatsu #define TMU_CLK_DIVIDER (4) /* 4 (default), 16, 64, 256 or 1024 */ 135*6c0bbdccSNobuhiro Iwamatsu #define CFG_HZ (CONFIG_SYS_CLK_FREQ / TMU_CLK_DIVIDER) 136*6c0bbdccSNobuhiro Iwamatsu 137*6c0bbdccSNobuhiro Iwamatsu #endif /* __MS7722SE_H */ 138