xref: /rk3399_rockchip-uboot/include/configs/ms7720se.h (revision 1f20fc53b382ece8da7440f354b219deb7ed19df)
1 /*
2  * Configuation settings for the Hitachi Solution Engine 7720
3  *
4  * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #ifndef __MS7720SE_H
10 #define __MS7720SE_H
11 
12 #define CONFIG_CPU_SH7720	1
13 #define CONFIG_MS7720SE		1
14 
15 #define CONFIG_BOOTFILE		"/boot/zImage"
16 #define CONFIG_LOADADDR		0x8E000000
17 
18 #define CONFIG_DISPLAY_BOARDINFO
19 #undef  CONFIG_SHOW_BOOT_PROGRESS
20 
21 /* MEMORY */
22 #define MS7720SE_SDRAM_BASE		0x8C000000
23 #define MS7720SE_FLASH_BASE_1		0xA0000000
24 #define MS7720SE_FLASH_BANK_SIZE	(8 * 1024 * 1024)
25 
26 #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
27 #define CONFIG_SYS_LONGHELP		/* undef to save memory	*/
28 #define CONFIG_SYS_PBSIZE	256	/* Buffer size for Console output */
29 /* Buffer size for Boot Arguments passed to kernel */
30 #define CONFIG_SYS_BARGSIZE	512
31 /* List of legal baudrate settings for this board */
32 #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
33 
34 /* SCIF */
35 #define CONFIG_CONS_SCIF0	1
36 
37 #define CONFIG_SYS_MEMTEST_START	MS7720SE_SDRAM_BASE
38 #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
39 
40 #define CONFIG_SYS_SDRAM_BASE		MS7720SE_SDRAM_BASE
41 #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
42 
43 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
44 #define CONFIG_SYS_MONITOR_BASE	MS7720SE_FLASH_BASE_1
45 #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
46 #define CONFIG_SYS_MALLOC_LEN		(256 * 1024)
47 #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
48 
49 /* FLASH */
50 #define CONFIG_SYS_FLASH_CFI
51 #define CONFIG_FLASH_CFI_DRIVER
52 #undef  CONFIG_SYS_FLASH_QUIET_TEST
53 #define CONFIG_SYS_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
54 
55 #define CONFIG_SYS_FLASH_BASE		MS7720SE_FLASH_BASE_1
56 
57 #define CONFIG_SYS_MAX_FLASH_SECT	150
58 #define CONFIG_SYS_MAX_FLASH_BANKS	1
59 #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
60 
61 #define CONFIG_ENV_SECT_SIZE	(64 * 1024)
62 #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
63 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
64 #define CONFIG_SYS_FLASH_ERASE_TOUT	120000
65 #define CONFIG_SYS_FLASH_WRITE_TOUT	500
66 
67 /* Board Clock */
68 #define CONFIG_SYS_CLK_FREQ	33333333
69 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
70 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
71 #define CONFIG_SYS_TMU_CLK_DIV		4	/* 4 (default), 16, 64, 256 or 1024 */
72 
73 /* PCMCIA */
74 #define CONFIG_IDE_PCMCIA	1
75 #define CONFIG_MARUBUN_PCCARD	1
76 #define CONFIG_PCMCIA_SLOT_A	1
77 #define CONFIG_SYS_IDE_MAXDEVICE	1
78 #define CONFIG_SYS_MARUBUN_MRSHPC	0xb83fffe0
79 #define CONFIG_SYS_MARUBUN_MW1		0xb8400000
80 #define CONFIG_SYS_MARUBUN_MW2		0xb8500000
81 #define CONFIG_SYS_MARUBUN_IO		0xb8600000
82 
83 #define CONFIG_SYS_PIO_MODE		1
84 #define CONFIG_SYS_IDE_MAXBUS		1
85 #define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_MARUBUN_IO	/* base address */
86 #define CONFIG_SYS_ATA_IDE0_OFFSET	0x01F0		/* ide0 offste */
87 #define CONFIG_SYS_ATA_DATA_OFFSET	0		/* data reg offset */
88 #define CONFIG_SYS_ATA_REG_OFFSET	0		/* reg offset */
89 #define CONFIG_SYS_ATA_ALT_OFFSET	0x200		/* alternate register offset */
90 #define CONFIG_IDE_SWAP_IO
91 
92 #endif	/* __MS7720SE_H */
93