xref: /rk3399_rockchip-uboot/include/configs/ms7720se.h (revision 684a501e8e94115b591bfb3c8f047ccaada4ac26)
1b2b5e2bbSYoshihiro Shimoda /*
2b2b5e2bbSYoshihiro Shimoda  * Configuation settings for the Hitachi Solution Engine 7720
3b2b5e2bbSYoshihiro Shimoda  *
4b2b5e2bbSYoshihiro Shimoda  * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5b2b5e2bbSYoshihiro Shimoda  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7b2b5e2bbSYoshihiro Shimoda  */
8b2b5e2bbSYoshihiro Shimoda 
9b2b5e2bbSYoshihiro Shimoda #ifndef __MS7720SE_H
10b2b5e2bbSYoshihiro Shimoda #define __MS7720SE_H
11b2b5e2bbSYoshihiro Shimoda 
12b2b5e2bbSYoshihiro Shimoda #define CONFIG_SH		1
13b2b5e2bbSYoshihiro Shimoda #define CONFIG_SH3		1
14b2b5e2bbSYoshihiro Shimoda #define CONFIG_CPU_SH7720	1
15b2b5e2bbSYoshihiro Shimoda #define CONFIG_MS7720SE		1
16b2b5e2bbSYoshihiro Shimoda 
17b2b5e2bbSYoshihiro Shimoda #define CONFIG_CMD_FLASH
18bdab39d3SMike Frysinger #define CONFIG_CMD_SAVEENV
19b2b5e2bbSYoshihiro Shimoda #define CONFIG_CMD_SDRAM
20b2b5e2bbSYoshihiro Shimoda #define CONFIG_CMD_MEMORY
21b2b5e2bbSYoshihiro Shimoda #define CONFIG_CMD_CACHE
22b2b5e2bbSYoshihiro Shimoda #define CONFIG_CMD_PCMCIA
23b2b5e2bbSYoshihiro Shimoda #define CONFIG_CMD_IDE
24b2b5e2bbSYoshihiro Shimoda #define CONFIG_CMD_EXT2
25b2b5e2bbSYoshihiro Shimoda 
26b2b5e2bbSYoshihiro Shimoda #define CONFIG_BAUDRATE		115200
27b2b5e2bbSYoshihiro Shimoda #define CONFIG_BOOTARGS		"console=ttySC0,115200"
28b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"/boot/zImage"
29b2b5e2bbSYoshihiro Shimoda #define CONFIG_LOADADDR		0x8E000000
30b2b5e2bbSYoshihiro Shimoda 
31b2b5e2bbSYoshihiro Shimoda #define CONFIG_VERSION_VARIABLE
32b2b5e2bbSYoshihiro Shimoda #undef  CONFIG_SHOW_BOOT_PROGRESS
33b2b5e2bbSYoshihiro Shimoda 
34b2b5e2bbSYoshihiro Shimoda /* MEMORY */
35b2b5e2bbSYoshihiro Shimoda #define MS7720SE_SDRAM_BASE		0x8C000000
36b2b5e2bbSYoshihiro Shimoda #define MS7720SE_FLASH_BASE_1		0xA0000000
37b2b5e2bbSYoshihiro Shimoda #define MS7720SE_FLASH_BANK_SIZE	(8 * 1024 * 1024)
38b2b5e2bbSYoshihiro Shimoda 
3946198754SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory	*/
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT	"=> "	/* Monitor Command Prompt */
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE	256	/* Buffer size for input from the Console */
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE	256	/* Buffer size for Console output */
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS	16	/* max args accepted for monitor commands */
45b2b5e2bbSYoshihiro Shimoda /* Buffer size for Boot Arguments passed to kernel */
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE	512
47b2b5e2bbSYoshihiro Shimoda /* List of legal baudrate settings for this board */
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
49b2b5e2bbSYoshihiro Shimoda 
50b2b5e2bbSYoshihiro Shimoda /* SCIF */
516c58a030SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SCIF_CONSOLE	1
52b2b5e2bbSYoshihiro Shimoda #define CONFIG_CONS_SCIF0	1
53b2b5e2bbSYoshihiro Shimoda 
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	MS7720SE_SDRAM_BASE
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
56b2b5e2bbSYoshihiro Shimoda 
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		MS7720SE_SDRAM_BASE
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
59b2b5e2bbSYoshihiro Shimoda 
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	MS7720SE_FLASH_BASE_1
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 * 1024)
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
65b2b5e2bbSYoshihiro Shimoda 
66b2b5e2bbSYoshihiro Shimoda 
67b2b5e2bbSYoshihiro Shimoda /* FLASH */
686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
6900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_FLASH_QUIET_TEST
716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
72b2b5e2bbSYoshihiro Shimoda 
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		MS7720SE_FLASH_BASE_1
74b2b5e2bbSYoshihiro Shimoda 
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	150
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
78b2b5e2bbSYoshihiro Shimoda 
795a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH
800e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	(64 * 1024)
810e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	120000
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500
85b2b5e2bbSYoshihiro Shimoda 
86b2b5e2bbSYoshihiro Shimoda /* Board Clock */
87b2b5e2bbSYoshihiro Shimoda #define CONFIG_SYS_CLK_FREQ	33333333
88*684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
89*684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
90be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV		4	/* 4 (default), 16, 64, 256 or 1024 */
918dd29c87SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ		1000
92b2b5e2bbSYoshihiro Shimoda 
93b2b5e2bbSYoshihiro Shimoda /* PCMCIA */
94b2b5e2bbSYoshihiro Shimoda #define CONFIG_IDE_PCMCIA	1
95b2b5e2bbSYoshihiro Shimoda #define CONFIG_MARUBUN_PCCARD	1
96b2b5e2bbSYoshihiro Shimoda #define CONFIG_PCMCIA_SLOT_A	1
976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE	1
986d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MRSHPC	0xb83fffe0
996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MW1		0xb8400000
1006d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MW2		0xb8500000
1016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_IO		0xb8600000
102b2b5e2bbSYoshihiro Shimoda 
1036d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIO_MODE		1
1046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS		1
105b2b5e2bbSYoshihiro Shimoda #define CONFIG_DOS_PARTITION	1
1066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_MARUBUN_IO	/* base address */
1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET	0x01F0		/* ide0 offste */
1086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET	0		/* data reg offset */
1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET	0		/* reg offset */
1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET	0x200		/* alternate register offset */
111f2a37fcdSAlbert Aribaud #define CONFIG_IDE_SWAP_IO
112b2b5e2bbSYoshihiro Shimoda 
113b2b5e2bbSYoshihiro Shimoda #endif	/* __MS7720SE_H */
114