xref: /rk3399_rockchip-uboot/include/configs/ms7720se.h (revision 8a7507a8a394f4fccbd7eb730910cf62de6f8d32)
1b2b5e2bbSYoshihiro Shimoda /*
2b2b5e2bbSYoshihiro Shimoda  * Configuation settings for the Hitachi Solution Engine 7720
3b2b5e2bbSYoshihiro Shimoda  *
4b2b5e2bbSYoshihiro Shimoda  * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5b2b5e2bbSYoshihiro Shimoda  *
61a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
7b2b5e2bbSYoshihiro Shimoda  */
8b2b5e2bbSYoshihiro Shimoda 
9b2b5e2bbSYoshihiro Shimoda #ifndef __MS7720SE_H
10b2b5e2bbSYoshihiro Shimoda #define __MS7720SE_H
11b2b5e2bbSYoshihiro Shimoda 
12b2b5e2bbSYoshihiro Shimoda #define CONFIG_CPU_SH7720	1
13b2b5e2bbSYoshihiro Shimoda #define CONFIG_MS7720SE		1
14b2b5e2bbSYoshihiro Shimoda 
15b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"/boot/zImage"
16b2b5e2bbSYoshihiro Shimoda #define CONFIG_LOADADDR		0x8E000000
17b2b5e2bbSYoshihiro Shimoda 
18*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO
19b2b5e2bbSYoshihiro Shimoda #undef  CONFIG_SHOW_BOOT_PROGRESS
20b2b5e2bbSYoshihiro Shimoda 
21b2b5e2bbSYoshihiro Shimoda /* MEMORY */
22b2b5e2bbSYoshihiro Shimoda #define MS7720SE_SDRAM_BASE		0x8C000000
23b2b5e2bbSYoshihiro Shimoda #define MS7720SE_FLASH_BASE_1		0xA0000000
24b2b5e2bbSYoshihiro Shimoda #define MS7720SE_FLASH_BANK_SIZE	(8 * 1024 * 1024)
25b2b5e2bbSYoshihiro Shimoda 
2646198754SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP		/* undef to save memory	*/
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE	256	/* Buffer size for Console output */
29b2b5e2bbSYoshihiro Shimoda /* List of legal baudrate settings for this board */
306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
31b2b5e2bbSYoshihiro Shimoda 
32b2b5e2bbSYoshihiro Shimoda /* SCIF */
33b2b5e2bbSYoshihiro Shimoda #define CONFIG_CONS_SCIF0	1
34b2b5e2bbSYoshihiro Shimoda 
356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	MS7720SE_SDRAM_BASE
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
37b2b5e2bbSYoshihiro Shimoda 
386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		MS7720SE_SDRAM_BASE
396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
40b2b5e2bbSYoshihiro Shimoda 
416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	MS7720SE_FLASH_BASE_1
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 * 1024)
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
46b2b5e2bbSYoshihiro Shimoda 
47b2b5e2bbSYoshihiro Shimoda /* FLASH */
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
4900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #undef  CONFIG_SYS_FLASH_QUIET_TEST
516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO	/* print 'E' for empty sector on flinfo */
52b2b5e2bbSYoshihiro Shimoda 
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		MS7720SE_FLASH_BASE_1
54b2b5e2bbSYoshihiro Shimoda 
556d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	150
566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1
576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
58b2b5e2bbSYoshihiro Shimoda 
590e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	(64 * 1024)
600e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	120000
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500
64b2b5e2bbSYoshihiro Shimoda 
65b2b5e2bbSYoshihiro Shimoda /* Board Clock */
66b2b5e2bbSYoshihiro Shimoda #define CONFIG_SYS_CLK_FREQ	33333333
67684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
68684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
69be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV		4	/* 4 (default), 16, 64, 256 or 1024 */
70b2b5e2bbSYoshihiro Shimoda 
71b2b5e2bbSYoshihiro Shimoda /* PCMCIA */
72b2b5e2bbSYoshihiro Shimoda #define CONFIG_IDE_PCMCIA	1
73b2b5e2bbSYoshihiro Shimoda #define CONFIG_MARUBUN_PCCARD	1
74b2b5e2bbSYoshihiro Shimoda #define CONFIG_PCMCIA_SLOT_A	1
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXDEVICE	1
766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MRSHPC	0xb83fffe0
776d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MW1		0xb8400000
786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_MW2		0xb8500000
796d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MARUBUN_IO		0xb8600000
80b2b5e2bbSYoshihiro Shimoda 
816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PIO_MODE		1
826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_IDE_MAXBUS		1
836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_MARUBUN_IO	/* base address */
846d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_IDE0_OFFSET	0x01F0		/* ide0 offste */
856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_DATA_OFFSET	0		/* data reg offset */
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_REG_OFFSET	0		/* reg offset */
876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_ATA_ALT_OFFSET	0x200		/* alternate register offset */
88f2a37fcdSAlbert Aribaud #define CONFIG_IDE_SWAP_IO
89b2b5e2bbSYoshihiro Shimoda 
90b2b5e2bbSYoshihiro Shimoda #endif	/* __MS7720SE_H */
91