13313e0e2SMark Jonas /* 23313e0e2SMark Jonas * Configuation settings for MPR2 33313e0e2SMark Jonas * 43313e0e2SMark Jonas * Copyright (C) 2008 53313e0e2SMark Jonas * Mark Jonas <mark.jonas@de.bosch.com> 63313e0e2SMark Jonas * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 83313e0e2SMark Jonas */ 93313e0e2SMark Jonas 103313e0e2SMark Jonas #ifndef __MPR2_H 113313e0e2SMark Jonas #define __MPR2_H 123313e0e2SMark Jonas 133313e0e2SMark Jonas /* Supported commands */ 14bdab39d3SMike Frysinger #define CONFIG_CMD_SAVEENV 153313e0e2SMark Jonas #define CONFIG_CMD_CACHE 163313e0e2SMark Jonas #define CONFIG_CMD_MEMORY 173313e0e2SMark Jonas #define CONFIG_CMD_FLASH 183313e0e2SMark Jonas 193313e0e2SMark Jonas /* Default environment variables */ 203313e0e2SMark Jonas #define CONFIG_BAUDRATE 115200 213313e0e2SMark Jonas #define CONFIG_BOOTARGS "console=ttySC0,115200" 22b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "/boot/zImage" 233313e0e2SMark Jonas #define CONFIG_LOADADDR 0x8E000000 243313e0e2SMark Jonas #define CONFIG_VERSION_VARIABLE 253313e0e2SMark Jonas 263313e0e2SMark Jonas /* CPU and platform */ 273313e0e2SMark Jonas #define CONFIG_SH 1 283313e0e2SMark Jonas #define CONFIG_SH3 1 293313e0e2SMark Jonas #define CONFIG_CPU_SH7720 1 303313e0e2SMark Jonas #define CONFIG_MPR2 1 313313e0e2SMark Jonas 323313e0e2SMark Jonas /* U-Boot internals */ 336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */ 366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */ 376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */ 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments passed to kernel */ 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */ 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (128 * 1024) 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 443313e0e2SMark Jonas 45b8256962SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0x8FFC0000 46b8256962SNobuhiro Iwamatsu 473313e0e2SMark Jonas /* Memory */ 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x8C000000 496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) 506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024)) 523313e0e2SMark Jonas 533313e0e2SMark Jonas /* Flash */ 546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 5500b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xA0000000 586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 615a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH 620e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE (128 * 1024) 630e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 673313e0e2SMark Jonas 683313e0e2SMark Jonas /* Clocks */ 693313e0e2SMark Jonas #define CONFIG_SYS_CLK_FREQ 24000000 70*684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 71*684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 72be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */ 738dd29c87SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 743313e0e2SMark Jonas 753313e0e2SMark Jonas /* UART */ 766c58a030SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SCIF_CONSOLE 1 773313e0e2SMark Jonas #define CONFIG_CONS_SCIF0 1 783313e0e2SMark Jonas 793313e0e2SMark Jonas #endif /* __MPR2_H */ 80