xref: /rk3399_rockchip-uboot/include/configs/mpr2.h (revision 18a40e8470246da3ee4cdef721524140f54cc6c9)
13313e0e2SMark Jonas /*
23313e0e2SMark Jonas  * Configuation settings for MPR2
33313e0e2SMark Jonas  *
43313e0e2SMark Jonas  * Copyright (C) 2008
53313e0e2SMark Jonas  * Mark Jonas <mark.jonas@de.bosch.com>
63313e0e2SMark Jonas  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
83313e0e2SMark Jonas  */
93313e0e2SMark Jonas 
103313e0e2SMark Jonas #ifndef __MPR2_H
113313e0e2SMark Jonas #define __MPR2_H
123313e0e2SMark Jonas 
133313e0e2SMark Jonas /* Supported commands */
143313e0e2SMark Jonas 
153313e0e2SMark Jonas /* Default environment variables */
163313e0e2SMark Jonas #define CONFIG_BAUDRATE		115200
173313e0e2SMark Jonas #define CONFIG_BOOTARGS		"console=ttySC0,115200"
18b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE		"/boot/zImage"
193313e0e2SMark Jonas #define CONFIG_LOADADDR		0x8E000000
203313e0e2SMark Jonas 
213313e0e2SMark Jonas /* CPU and platform */
223313e0e2SMark Jonas #define CONFIG_CPU_SH7720	1
233313e0e2SMark Jonas #define CONFIG_MPR2		1
243313e0e2SMark Jonas 
25*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO
26*18a40e84SVladimir Zapolskiy 
273313e0e2SMark Jonas /* U-Boot internals */
286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE		256	/* Buffer size for input from the Console */
306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE		256	/* Buffer size for Console output */
316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS		16	/* max args accepted for monitor commands */
326d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE		512	/* Buffer size for Boot Arguments passed to kernel */
336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }	/* List of legal baudrate settings for this board */
346d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
356d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE
366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN		(128 * 1024)
376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN		(256 * 1024)
383313e0e2SMark Jonas 
39b8256962SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0x8FFC0000
40b8256962SNobuhiro Iwamatsu 
413313e0e2SMark Jonas /* Memory */
426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE		0x8C000000
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE		(64 * 1024 * 1024)
446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE
456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
463313e0e2SMark Jonas 
473313e0e2SMark Jonas /* Flash */
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI
4900b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER
506d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO
516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE		0xA0000000
526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT	256
536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS	1
546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
555a1aceb0SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_IN_FLASH
560e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE	(128 * 1024)
570e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE		CONFIG_ENV_SECT_SIZE
586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT	120000
606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT	500
613313e0e2SMark Jonas 
623313e0e2SMark Jonas /* Clocks */
633313e0e2SMark Jonas #define CONFIG_SYS_CLK_FREQ	24000000
64684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
65684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
66be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV		4	/* 4 (default), 16, 64, 256 or 1024 */
673313e0e2SMark Jonas 
683313e0e2SMark Jonas /* UART */
696c58a030SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SCIF_CONSOLE	1
703313e0e2SMark Jonas #define CONFIG_CONS_SCIF0	1
713313e0e2SMark Jonas 
723313e0e2SMark Jonas #endif	/* __MPR2_H */
73