13313e0e2SMark Jonas /* 23313e0e2SMark Jonas * Configuation settings for MPR2 33313e0e2SMark Jonas * 43313e0e2SMark Jonas * Copyright (C) 2008 53313e0e2SMark Jonas * Mark Jonas <mark.jonas@de.bosch.com> 63313e0e2SMark Jonas * 71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 83313e0e2SMark Jonas */ 93313e0e2SMark Jonas 103313e0e2SMark Jonas #ifndef __MPR2_H 113313e0e2SMark Jonas #define __MPR2_H 123313e0e2SMark Jonas 133313e0e2SMark Jonas /* Supported commands */ 143313e0e2SMark Jonas 153313e0e2SMark Jonas /* Default environment variables */ 16b3f44c21SJoe Hershberger #define CONFIG_BOOTFILE "/boot/zImage" 173313e0e2SMark Jonas #define CONFIG_LOADADDR 0x8E000000 183313e0e2SMark Jonas 193313e0e2SMark Jonas /* CPU and platform */ 203313e0e2SMark Jonas #define CONFIG_CPU_SH7720 1 213313e0e2SMark Jonas #define CONFIG_MPR2 1 223313e0e2SMark Jonas 23*18a40e84SVladimir Zapolskiy #define CONFIG_DISPLAY_BOARDINFO 24*18a40e84SVladimir Zapolskiy 253313e0e2SMark Jonas /* U-Boot internals */ 266d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */ 286d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) 296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MONITOR_LEN (128 * 1024) 316d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (256 * 1024) 323313e0e2SMark Jonas 33b8256962SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0x8FFC0000 34b8256962SNobuhiro Iwamatsu 353313e0e2SMark Jonas /* Memory */ 366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_BASE 0x8C000000 376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) 386d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE 396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024)) 403313e0e2SMark Jonas 413313e0e2SMark Jonas /* Flash */ 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 4300b1883aSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_EMPTY_INFO 456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0xA0000000 466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 256 476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 490e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SECT_SIZE (128 * 1024) 500e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT 500 543313e0e2SMark Jonas 553313e0e2SMark Jonas /* Clocks */ 563313e0e2SMark Jonas #define CONFIG_SYS_CLK_FREQ 24000000 57684a501eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 58684a501eSNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 59be45c632SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */ 603313e0e2SMark Jonas 613313e0e2SMark Jonas /* UART */ 623313e0e2SMark Jonas #define CONFIG_CONS_SCIF0 1 633313e0e2SMark Jonas 643313e0e2SMark Jonas #endif /* __MPR2_H */ 65