1bc8f8c26SIlya Yanok /* 2bc8f8c26SIlya Yanok * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. 3bc8f8c26SIlya Yanok * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com 4bc8f8c26SIlya Yanok * 5bc8f8c26SIlya Yanok * 6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 7bc8f8c26SIlya Yanok */ 8bc8f8c26SIlya Yanok 9bc8f8c26SIlya Yanok #ifndef __CONFIG_H 10bc8f8c26SIlya Yanok #define __CONFIG_H 11bc8f8c26SIlya Yanok 12bc8f8c26SIlya Yanok /* 13bc8f8c26SIlya Yanok * High Level Configuration Options 14bc8f8c26SIlya Yanok */ 15bc8f8c26SIlya Yanok #define CONFIG_E300 1 /* E300 family */ 168afad91fSGerlando Falauto #define CONFIG_MPC830x 1 /* MPC830x family */ 17bc8f8c26SIlya Yanok #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */ 18bc8f8c26SIlya Yanok #define CONFIG_MPC8308_P1M 1 /* mpc8308_p1m board specific */ 19bc8f8c26SIlya Yanok 202ae18241SWolfgang Denk #ifndef CONFIG_SYS_TEXT_BASE 212ae18241SWolfgang Denk #define CONFIG_SYS_TEXT_BASE 0xFC000000 222ae18241SWolfgang Denk #endif 232ae18241SWolfgang Denk 24bc8f8c26SIlya Yanok /* 25bc8f8c26SIlya Yanok * On-board devices 26bc8f8c26SIlya Yanok * 27bc8f8c26SIlya Yanok * TSECs 28bc8f8c26SIlya Yanok */ 29bc8f8c26SIlya Yanok #define CONFIG_TSEC1 30bc8f8c26SIlya Yanok #define CONFIG_TSEC2 31bc8f8c26SIlya Yanok 32bc8f8c26SIlya Yanok /* 33bc8f8c26SIlya Yanok * System Clock Setup 34bc8f8c26SIlya Yanok */ 35bc8f8c26SIlya Yanok #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ 36bc8f8c26SIlya Yanok #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN 37bc8f8c26SIlya Yanok 38bc8f8c26SIlya Yanok /* 39bc8f8c26SIlya Yanok * Hardware Reset Configuration Word 40bc8f8c26SIlya Yanok * if CLKIN is 66.66MHz, then 41bc8f8c26SIlya Yanok * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz 42bc8f8c26SIlya Yanok * We choose the A type silicon as default, so the core is 400Mhz. 43bc8f8c26SIlya Yanok */ 44bc8f8c26SIlya Yanok #define CONFIG_SYS_HRCW_LOW (\ 45bc8f8c26SIlya Yanok HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ 46bc8f8c26SIlya Yanok HRCWL_DDR_TO_SCB_CLK_2X1 |\ 47bc8f8c26SIlya Yanok HRCWL_SVCOD_DIV_2 |\ 48bc8f8c26SIlya Yanok HRCWL_CSB_TO_CLKIN_4X1 |\ 49bc8f8c26SIlya Yanok HRCWL_CORE_TO_CSB_3X1) 50bc8f8c26SIlya Yanok /* 51bc8f8c26SIlya Yanok * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits 52bc8f8c26SIlya Yanok * in 8308's HRCWH according to the manual, but original Freescale's 53bc8f8c26SIlya Yanok * code has them and I've expirienced some problems using the board 54bc8f8c26SIlya Yanok * with BDI3000 attached when I've tried to set these bits to zero 55bc8f8c26SIlya Yanok * (UART doesn't work after the 'reset run' command). 56bc8f8c26SIlya Yanok */ 57bc8f8c26SIlya Yanok #define CONFIG_SYS_HRCW_HIGH (\ 58bc8f8c26SIlya Yanok HRCWH_PCI_HOST |\ 59bc8f8c26SIlya Yanok HRCWH_PCI1_ARBITER_ENABLE |\ 60bc8f8c26SIlya Yanok HRCWH_CORE_ENABLE |\ 61bc8f8c26SIlya Yanok HRCWH_FROM_0X00000100 |\ 62bc8f8c26SIlya Yanok HRCWH_BOOTSEQ_DISABLE |\ 63bc8f8c26SIlya Yanok HRCWH_SW_WATCHDOG_DISABLE |\ 64bc8f8c26SIlya Yanok HRCWH_ROM_LOC_LOCAL_16BIT |\ 65bc8f8c26SIlya Yanok HRCWH_RL_EXT_LEGACY |\ 66bc8f8c26SIlya Yanok HRCWH_TSEC1M_IN_MII |\ 67bc8f8c26SIlya Yanok HRCWH_TSEC2M_IN_MII |\ 68bc8f8c26SIlya Yanok HRCWH_BIG_ENDIAN) 69bc8f8c26SIlya Yanok 70bc8f8c26SIlya Yanok /* 71bc8f8c26SIlya Yanok * System IO Config 72bc8f8c26SIlya Yanok */ 73bc8f8c26SIlya Yanok #define CONFIG_SYS_SICRH (\ 74bc8f8c26SIlya Yanok SICRH_ESDHC_A_GPIO |\ 75bc8f8c26SIlya Yanok SICRH_ESDHC_B_GPIO |\ 76bc8f8c26SIlya Yanok SICRH_ESDHC_C_GTM |\ 77bc8f8c26SIlya Yanok SICRH_GPIO_A_TSEC2 |\ 78bc8f8c26SIlya Yanok SICRH_GPIO_B_TSEC2_TX_CLK |\ 79bc8f8c26SIlya Yanok SICRH_IEEE1588_A_GPIO |\ 80bc8f8c26SIlya Yanok SICRH_USB |\ 81bc8f8c26SIlya Yanok SICRH_GTM_GPIO |\ 82bc8f8c26SIlya Yanok SICRH_IEEE1588_B_GPIO |\ 83bc8f8c26SIlya Yanok SICRH_ETSEC2_CRS |\ 84bc8f8c26SIlya Yanok SICRH_GPIOSEL_1 |\ 85bc8f8c26SIlya Yanok SICRH_TMROBI_V3P3 |\ 86bc8f8c26SIlya Yanok SICRH_TSOBI1_V3P3 |\ 87bc8f8c26SIlya Yanok SICRH_TSOBI2_V3P3) /* 0xf577d100 */ 88bc8f8c26SIlya Yanok #define CONFIG_SYS_SICRL (\ 89bc8f8c26SIlya Yanok SICRL_SPI_PF0 |\ 90bc8f8c26SIlya Yanok SICRL_UART_PF0 |\ 91bc8f8c26SIlya Yanok SICRL_IRQ_PF0 |\ 92bc8f8c26SIlya Yanok SICRL_I2C2_PF0 |\ 93bc8f8c26SIlya Yanok SICRL_ETSEC1_TX_CLK) /* 0x00000000 */ 94bc8f8c26SIlya Yanok 95bc8f8c26SIlya Yanok #define CONFIG_SYS_GPIO1_PRELIM 96bc8f8c26SIlya Yanok /* GPIO Default input/output settings */ 97bc8f8c26SIlya Yanok #define CONFIG_SYS_GPIO1_DIR 0x7AAF8C00 98bc8f8c26SIlya Yanok /* 99bc8f8c26SIlya Yanok * Default GPIO values: 100bc8f8c26SIlya Yanok * LED#1 enabled; WLAN enabled; Both COM LED on (orange) 101bc8f8c26SIlya Yanok */ 102bc8f8c26SIlya Yanok #define CONFIG_SYS_GPIO1_DAT 0x08008C00 103bc8f8c26SIlya Yanok 104bc8f8c26SIlya Yanok /* 105bc8f8c26SIlya Yanok * IMMR new address 106bc8f8c26SIlya Yanok */ 107bc8f8c26SIlya Yanok #define CONFIG_SYS_IMMR 0xE0000000 108bc8f8c26SIlya Yanok 109bc8f8c26SIlya Yanok /* 110bc8f8c26SIlya Yanok * SERDES 111bc8f8c26SIlya Yanok */ 112bc8f8c26SIlya Yanok #define CONFIG_FSL_SERDES 113bc8f8c26SIlya Yanok #define CONFIG_FSL_SERDES1 0xe3000 114bc8f8c26SIlya Yanok 115bc8f8c26SIlya Yanok /* 116bc8f8c26SIlya Yanok * Arbiter Setup 117bc8f8c26SIlya Yanok */ 118bc8f8c26SIlya Yanok #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ 119bc8f8c26SIlya Yanok #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ 120bc8f8c26SIlya Yanok #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ 121bc8f8c26SIlya Yanok 122bc8f8c26SIlya Yanok /* 123bc8f8c26SIlya Yanok * DDR Setup 124bc8f8c26SIlya Yanok */ 125bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ 126bc8f8c26SIlya Yanok #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE 127bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE 128bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 129bc8f8c26SIlya Yanok #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ 130bc8f8c26SIlya Yanok | DDRCDR_PZ_LOZ \ 131bc8f8c26SIlya Yanok | DDRCDR_NZ_LOZ \ 132bc8f8c26SIlya Yanok | DDRCDR_ODT \ 133bc8f8c26SIlya Yanok | DDRCDR_Q_DRN) 134bc8f8c26SIlya Yanok /* 0x7b880001 */ 135bc8f8c26SIlya Yanok /* 136bc8f8c26SIlya Yanok * Manually set up DDR parameters 137bc8f8c26SIlya Yanok * consist of two chips HY5PS12621BFP-C4 from HYNIX 138bc8f8c26SIlya Yanok */ 139bc8f8c26SIlya Yanok 140bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_SIZE 128 /* MB */ 141bc8f8c26SIlya Yanok 142bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 143bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ 1442fef4020SJoe Hershberger | CSCONFIG_ODT_RD_NEVER \ 1452fef4020SJoe Hershberger | CSCONFIG_ODT_WR_ONLY_CURRENT \ 1462fef4020SJoe Hershberger | CSCONFIG_ROW_BIT_13 \ 1472fef4020SJoe Hershberger | CSCONFIG_COL_BIT_10) 148bc8f8c26SIlya Yanok /* 0x80010102 */ 149bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_TIMING_3 0x00000000 150bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ 151bc8f8c26SIlya Yanok | (0 << TIMING_CFG0_WRT_SHIFT) \ 152bc8f8c26SIlya Yanok | (0 << TIMING_CFG0_RRT_SHIFT) \ 153bc8f8c26SIlya Yanok | (0 << TIMING_CFG0_WWT_SHIFT) \ 154bc8f8c26SIlya Yanok | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ 155bc8f8c26SIlya Yanok | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ 156bc8f8c26SIlya Yanok | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ 157bc8f8c26SIlya Yanok | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) 158bc8f8c26SIlya Yanok /* 0x00220802 */ 159bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ 160bc8f8c26SIlya Yanok | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ 161bc8f8c26SIlya Yanok | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ 162bc8f8c26SIlya Yanok | (5 << TIMING_CFG1_CASLAT_SHIFT) \ 163bc8f8c26SIlya Yanok | (6 << TIMING_CFG1_REFREC_SHIFT) \ 164bc8f8c26SIlya Yanok | (2 << TIMING_CFG1_WRREC_SHIFT) \ 165bc8f8c26SIlya Yanok | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ 166bc8f8c26SIlya Yanok | (2 << TIMING_CFG1_WRTORD_SHIFT)) 167bc8f8c26SIlya Yanok /* 0x27256222 */ 168bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ 169bc8f8c26SIlya Yanok | (4 << TIMING_CFG2_CPO_SHIFT) \ 170bc8f8c26SIlya Yanok | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ 171bc8f8c26SIlya Yanok | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ 172bc8f8c26SIlya Yanok | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ 173bc8f8c26SIlya Yanok | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ 174bc8f8c26SIlya Yanok | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) 175bc8f8c26SIlya Yanok /* 0x121048c5 */ 176bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ 177bc8f8c26SIlya Yanok | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) 178bc8f8c26SIlya Yanok /* 0x03600100 */ 179bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ 180bc8f8c26SIlya Yanok | SDRAM_CFG_SDRAM_TYPE_DDR2 \ 1812fef4020SJoe Hershberger | SDRAM_CFG_DBW_32) 182bc8f8c26SIlya Yanok /* 0x43080000 */ 183bc8f8c26SIlya Yanok 184bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ 185bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ 186bc8f8c26SIlya Yanok | (0x0232 << SDRAM_MODE_SD_SHIFT)) 187bc8f8c26SIlya Yanok /* ODT 150ohm CL=3, AL=1 on SDRAM */ 188bc8f8c26SIlya Yanok #define CONFIG_SYS_DDR_MODE2 0x00000000 189bc8f8c26SIlya Yanok 190bc8f8c26SIlya Yanok /* 191bc8f8c26SIlya Yanok * Memory test 192bc8f8c26SIlya Yanok */ 193bc8f8c26SIlya Yanok #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */ 194bc8f8c26SIlya Yanok #define CONFIG_SYS_MEMTEST_END 0x07f00000 195bc8f8c26SIlya Yanok 196bc8f8c26SIlya Yanok /* 197bc8f8c26SIlya Yanok * The reserved memory 198bc8f8c26SIlya Yanok */ 19914d0a02aSWolfgang Denk #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 200bc8f8c26SIlya Yanok 201bc8f8c26SIlya Yanok #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ 202bc8f8c26SIlya Yanok #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ 203bc8f8c26SIlya Yanok 204bc8f8c26SIlya Yanok /* 205bc8f8c26SIlya Yanok * Initial RAM Base Address Setup 206bc8f8c26SIlya Yanok */ 207bc8f8c26SIlya Yanok #define CONFIG_SYS_INIT_RAM_LOCK 1 208bc8f8c26SIlya Yanok #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ 209553f0982SWolfgang Denk #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ 210bc8f8c26SIlya Yanok #define CONFIG_SYS_GBL_DATA_OFFSET \ 21125ddd1fbSWolfgang Denk (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 212bc8f8c26SIlya Yanok 213bc8f8c26SIlya Yanok /* 214bc8f8c26SIlya Yanok * Local Bus Configuration & Clock Setup 215bc8f8c26SIlya Yanok */ 216bc8f8c26SIlya Yanok #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP 217bc8f8c26SIlya Yanok #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 218bc8f8c26SIlya Yanok #define CONFIG_SYS_LBC_LBCR 0x00040000 219bc8f8c26SIlya Yanok 220bc8f8c26SIlya Yanok /* 221bc8f8c26SIlya Yanok * FLASH on the Local Bus 222bc8f8c26SIlya Yanok */ 223bc8f8c26SIlya Yanok #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ 224bc8f8c26SIlya Yanok #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ 225bc8f8c26SIlya Yanok #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT 226bc8f8c26SIlya Yanok 227bc8f8c26SIlya Yanok #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* FLASH base address */ 228bc8f8c26SIlya Yanok #define CONFIG_SYS_FLASH_SIZE 64 /* FLASH size is 64M */ 229bc8f8c26SIlya Yanok #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ 230bc8f8c26SIlya Yanok 231bc8f8c26SIlya Yanok /* Window base at flash base */ 232bc8f8c26SIlya Yanok #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE 233bc8f8c26SIlya Yanok #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) 234bc8f8c26SIlya Yanok 2357d6a0982SJoe Hershberger #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ 2367d6a0982SJoe Hershberger | BR_PS_16 /* 16 bit port */ \ 2377d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 23880ae4df9SJoe Hershberger | BR_V) /* valid */ 2397d6a0982SJoe Hershberger #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ 240bc8f8c26SIlya Yanok | OR_UPM_XAM \ 241bc8f8c26SIlya Yanok | OR_GPCM_CSNT \ 242bc8f8c26SIlya Yanok | OR_GPCM_ACS_DIV2 \ 243bc8f8c26SIlya Yanok | OR_GPCM_XACS \ 244bc8f8c26SIlya Yanok | OR_GPCM_SCY_4 \ 2457d6a0982SJoe Hershberger | OR_GPCM_TRLX_SET \ 2467d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET) 247bc8f8c26SIlya Yanok 248bc8f8c26SIlya Yanok #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 249bc8f8c26SIlya Yanok #define CONFIG_SYS_MAX_FLASH_SECT 512 250bc8f8c26SIlya Yanok 251bc8f8c26SIlya Yanok /* Flash Erase Timeout (ms) */ 252bc8f8c26SIlya Yanok #define CONFIG_SYS_FLASH_ERASE_TOUT (1000 * 1024) 253bc8f8c26SIlya Yanok /* Flash Write Timeout (ms) */ 254bc8f8c26SIlya Yanok #define CONFIG_SYS_FLASH_WRITE_TOUT (500 * 1024) 255bc8f8c26SIlya Yanok 256bc8f8c26SIlya Yanok /* 257bc8f8c26SIlya Yanok * SJA1000 CAN controller on Local Bus 258bc8f8c26SIlya Yanok */ 259bc8f8c26SIlya Yanok #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000 260bc8f8c26SIlya Yanok #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SJA1000_BASE \ 2617d6a0982SJoe Hershberger | BR_PS_8 /* 8 bit port size */ \ 2627d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 263bc8f8c26SIlya Yanok | BR_V) /* valid */ 2647d6a0982SJoe Hershberger #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ 265bc8f8c26SIlya Yanok | OR_GPCM_SCY_5 \ 2667d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET) 267bc8f8c26SIlya Yanok /* 0xFFFF8052 */ 268bc8f8c26SIlya Yanok 269bc8f8c26SIlya Yanok #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_SJA1000_BASE 270bc8f8c26SIlya Yanok #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 271bc8f8c26SIlya Yanok 272bc8f8c26SIlya Yanok /* 273bc8f8c26SIlya Yanok * CPLD on Local Bus 274bc8f8c26SIlya Yanok */ 275bc8f8c26SIlya Yanok #define CONFIG_SYS_CPLD_BASE 0xFBFF8000 276bc8f8c26SIlya Yanok #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_CPLD_BASE \ 2777d6a0982SJoe Hershberger | BR_PS_8 /* 8 bit port */ \ 2787d6a0982SJoe Hershberger | BR_MS_GPCM /* MSEL = GPCM */ \ 279bc8f8c26SIlya Yanok | BR_V) /* valid */ 2807d6a0982SJoe Hershberger #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB \ 281bc8f8c26SIlya Yanok | OR_GPCM_SCY_4 \ 2827d6a0982SJoe Hershberger | OR_GPCM_EHTR_SET) 283bc8f8c26SIlya Yanok /* 0xFFFF8042 */ 284bc8f8c26SIlya Yanok 285bc8f8c26SIlya Yanok #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_CPLD_BASE 286bc8f8c26SIlya Yanok #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) 287bc8f8c26SIlya Yanok 288bc8f8c26SIlya Yanok /* 289bc8f8c26SIlya Yanok * Serial Port 290bc8f8c26SIlya Yanok */ 291bc8f8c26SIlya Yanok #define CONFIG_CONS_INDEX 1 292bc8f8c26SIlya Yanok #undef CONFIG_SERIAL_SOFTWARE_FIFO 293bc8f8c26SIlya Yanok #define CONFIG_SYS_NS16550_SERIAL 294bc8f8c26SIlya Yanok #define CONFIG_SYS_NS16550_REG_SIZE 1 295bc8f8c26SIlya Yanok #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 296bc8f8c26SIlya Yanok 297bc8f8c26SIlya Yanok #define CONFIG_SYS_BAUDRATE_TABLE \ 298bc8f8c26SIlya Yanok {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 299bc8f8c26SIlya Yanok 300bc8f8c26SIlya Yanok #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) 301bc8f8c26SIlya Yanok #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) 302bc8f8c26SIlya Yanok 303bc8f8c26SIlya Yanok /* I2C */ 30400f792e0SHeiko Schocher #define CONFIG_SYS_I2C 30500f792e0SHeiko Schocher #define CONFIG_SYS_I2C_FSL 30600f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SPEED 400000 30700f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 30800f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SPEED 400000 30900f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 31000f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 31100f792e0SHeiko Schocher #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 312bc8f8c26SIlya Yanok 313bc8f8c26SIlya Yanok /* 314bc8f8c26SIlya Yanok * General PCI 315bc8f8c26SIlya Yanok * Addresses are mapped 1-1. 316bc8f8c26SIlya Yanok */ 317bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_BASE 0xA0000000 318bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 319bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 320bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 321bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 322bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 323bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 324bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 325bc8f8c26SIlya Yanok #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 326bc8f8c26SIlya Yanok 327bc8f8c26SIlya Yanok /* enable PCIE clock */ 328bc8f8c26SIlya Yanok #define CONFIG_SYS_SCCR_PCIEXP1CM 1 329bc8f8c26SIlya Yanok 330842033e6SGabor Juhos #define CONFIG_PCI_INDIRECT_BRIDGE 331bc8f8c26SIlya Yanok #define CONFIG_PCIE 332bc8f8c26SIlya Yanok 333bc8f8c26SIlya Yanok #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ 334bc8f8c26SIlya Yanok #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1 335bc8f8c26SIlya Yanok 336bc8f8c26SIlya Yanok /* 337bc8f8c26SIlya Yanok * TSEC 338bc8f8c26SIlya Yanok */ 339bc8f8c26SIlya Yanok #define CONFIG_TSEC_ENET /* TSEC ethernet support */ 340bc8f8c26SIlya Yanok #define CONFIG_SYS_TSEC1_OFFSET 0x24000 341bc8f8c26SIlya Yanok #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) 342bc8f8c26SIlya Yanok #define CONFIG_SYS_TSEC2_OFFSET 0x25000 343bc8f8c26SIlya Yanok #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) 344bc8f8c26SIlya Yanok 345bc8f8c26SIlya Yanok /* 346bc8f8c26SIlya Yanok * TSEC ethernet configuration 347bc8f8c26SIlya Yanok */ 348bc8f8c26SIlya Yanok #define CONFIG_MII 1 /* MII PHY management */ 349bc8f8c26SIlya Yanok #define CONFIG_TSEC1_NAME "eTSEC0" 350bc8f8c26SIlya Yanok #define CONFIG_TSEC2_NAME "eTSEC1" 351bc8f8c26SIlya Yanok #define TSEC1_PHY_ADDR 1 352bc8f8c26SIlya Yanok #define TSEC2_PHY_ADDR 2 353bc8f8c26SIlya Yanok #define TSEC1_PHYIDX 0 354bc8f8c26SIlya Yanok #define TSEC2_PHYIDX 0 355bc8f8c26SIlya Yanok #define TSEC1_FLAGS 0 356bc8f8c26SIlya Yanok #define TSEC2_FLAGS 0 357bc8f8c26SIlya Yanok 358bc8f8c26SIlya Yanok /* Options are: eTSEC[0-1] */ 359bc8f8c26SIlya Yanok #define CONFIG_ETHPRIME "eTSEC0" 360bc8f8c26SIlya Yanok 361bc8f8c26SIlya Yanok /* 362bc8f8c26SIlya Yanok * Environment 363bc8f8c26SIlya Yanok */ 364bc8f8c26SIlya Yanok #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ 365bc8f8c26SIlya Yanok CONFIG_SYS_MONITOR_LEN) 366bc8f8c26SIlya Yanok #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ 367bc8f8c26SIlya Yanok #define CONFIG_ENV_SIZE 0x2000 368bc8f8c26SIlya Yanok #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 369bc8f8c26SIlya Yanok #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 370bc8f8c26SIlya Yanok 371bc8f8c26SIlya Yanok #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 372bc8f8c26SIlya Yanok #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ 373bc8f8c26SIlya Yanok 374bc8f8c26SIlya Yanok /* 375bc8f8c26SIlya Yanok * BOOTP options 376bc8f8c26SIlya Yanok */ 377bc8f8c26SIlya Yanok #define CONFIG_BOOTP_BOOTFILESIZE 378bc8f8c26SIlya Yanok #define CONFIG_BOOTP_BOOTPATH 379bc8f8c26SIlya Yanok #define CONFIG_BOOTP_GATEWAY 380bc8f8c26SIlya Yanok #define CONFIG_BOOTP_HOSTNAME 381bc8f8c26SIlya Yanok 382bc8f8c26SIlya Yanok /* 383bc8f8c26SIlya Yanok * Command line configuration. 384bc8f8c26SIlya Yanok */ 385bc8f8c26SIlya Yanok 386bc8f8c26SIlya Yanok #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 387bc8f8c26SIlya Yanok 388bc8f8c26SIlya Yanok /* 389bc8f8c26SIlya Yanok * Miscellaneous configurable options 390bc8f8c26SIlya Yanok */ 391bc8f8c26SIlya Yanok #define CONFIG_SYS_LONGHELP /* undef to save memory */ 392bc8f8c26SIlya Yanok #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 393bc8f8c26SIlya Yanok 394bc8f8c26SIlya Yanok #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 395bc8f8c26SIlya Yanok 396bc8f8c26SIlya Yanok /* Boot Argument Buffer Size */ 397bc8f8c26SIlya Yanok #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 398bc8f8c26SIlya Yanok 399bc8f8c26SIlya Yanok /* 400bc8f8c26SIlya Yanok * For booting Linux, the board info and command line data 401bc8f8c26SIlya Yanok * have to be in the first 8 MB of memory, since this is 402bc8f8c26SIlya Yanok * the maximum mapped by the Linux kernel during initialization. 403bc8f8c26SIlya Yanok */ 4049eda770bSKim Phillips #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ 405bc8f8c26SIlya Yanok 406bc8f8c26SIlya Yanok /* 407bc8f8c26SIlya Yanok * Core HID Setup 408bc8f8c26SIlya Yanok */ 409bc8f8c26SIlya Yanok #define CONFIG_SYS_HID0_INIT 0x000000000 410bc8f8c26SIlya Yanok #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ 411bc8f8c26SIlya Yanok HID0_ENABLE_INSTRUCTION_CACHE | \ 412bc8f8c26SIlya Yanok HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) 413bc8f8c26SIlya Yanok #define CONFIG_SYS_HID2 HID2_HBE 414bc8f8c26SIlya Yanok 415bc8f8c26SIlya Yanok /* 416bc8f8c26SIlya Yanok * MMU Setup 417bc8f8c26SIlya Yanok */ 418bc8f8c26SIlya Yanok 419bc8f8c26SIlya Yanok /* DDR: cache cacheable */ 42072cd4087SJoe Hershberger #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \ 421bc8f8c26SIlya Yanok BATL_MEMCOHERENCE) 422bc8f8c26SIlya Yanok #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \ 423bc8f8c26SIlya Yanok BATU_VS | BATU_VP) 424bc8f8c26SIlya Yanok #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L 425bc8f8c26SIlya Yanok #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U 426bc8f8c26SIlya Yanok 427bc8f8c26SIlya Yanok /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ 42872cd4087SJoe Hershberger #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \ 429bc8f8c26SIlya Yanok BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) 430bc8f8c26SIlya Yanok #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \ 431bc8f8c26SIlya Yanok BATU_VP) 432bc8f8c26SIlya Yanok #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L 433bc8f8c26SIlya Yanok #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U 434bc8f8c26SIlya Yanok 435bc8f8c26SIlya Yanok /* FLASH: icache cacheable, but dcache-inhibit and guarded */ 43672cd4087SJoe Hershberger #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 437bc8f8c26SIlya Yanok BATL_MEMCOHERENCE) 438bc8f8c26SIlya Yanok #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \ 439bc8f8c26SIlya Yanok BATU_VS | BATU_VP) 44072cd4087SJoe Hershberger #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ 441bc8f8c26SIlya Yanok BATL_CACHEINHIBIT | \ 442bc8f8c26SIlya Yanok BATL_GUARDEDSTORAGE) 443bc8f8c26SIlya Yanok #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U 444bc8f8c26SIlya Yanok 445bc8f8c26SIlya Yanok /* Stack in dcache: cacheable, no memory coherence */ 44672cd4087SJoe Hershberger #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) 447bc8f8c26SIlya Yanok #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \ 448bc8f8c26SIlya Yanok BATU_VS | BATU_VP) 449bc8f8c26SIlya Yanok #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L 450bc8f8c26SIlya Yanok #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U 451bc8f8c26SIlya Yanok 452bc8f8c26SIlya Yanok /* 453bc8f8c26SIlya Yanok * Environment Configuration 454bc8f8c26SIlya Yanok */ 455bc8f8c26SIlya Yanok 456bc8f8c26SIlya Yanok #define CONFIG_ENV_OVERWRITE 457bc8f8c26SIlya Yanok 458bc8f8c26SIlya Yanok #if defined(CONFIG_TSEC_ENET) 459bc8f8c26SIlya Yanok #define CONFIG_HAS_ETH0 460bc8f8c26SIlya Yanok #define CONFIG_HAS_ETH1 461bc8f8c26SIlya Yanok #endif 462bc8f8c26SIlya Yanok 463bc8f8c26SIlya Yanok #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ 464bc8f8c26SIlya Yanok 465bc8f8c26SIlya Yanok 466bc8f8c26SIlya Yanok #define CONFIG_EXTRA_ENV_SETTINGS \ 467bc8f8c26SIlya Yanok "netdev=eth0\0" \ 468bc8f8c26SIlya Yanok "consoledev=ttyS0\0" \ 469bc8f8c26SIlya Yanok "nfsargs=setenv bootargs root=/dev/nfs rw " \ 470bc8f8c26SIlya Yanok "nfsroot=${serverip}:${rootpath}\0" \ 471bc8f8c26SIlya Yanok "ramargs=setenv bootargs root=/dev/ram rw\0" \ 472bc8f8c26SIlya Yanok "addip=setenv bootargs ${bootargs} " \ 473bc8f8c26SIlya Yanok "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 474bc8f8c26SIlya Yanok ":${hostname}:${netdev}:off panic=1\0" \ 475bc8f8c26SIlya Yanok "addtty=setenv bootargs ${bootargs}" \ 476bc8f8c26SIlya Yanok " console=${consoledev},${baudrate}\0" \ 477bc8f8c26SIlya Yanok "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ 478bc8f8c26SIlya Yanok "addmisc=setenv bootargs ${bootargs}\0" \ 479bc8f8c26SIlya Yanok "kernel_addr=FC0A0000\0" \ 480bc8f8c26SIlya Yanok "fdt_addr=FC2A0000\0" \ 481bc8f8c26SIlya Yanok "ramdisk_addr=FC2C0000\0" \ 482bc8f8c26SIlya Yanok "u-boot=mpc8308_p1m/u-boot.bin\0" \ 483bc8f8c26SIlya Yanok "kernel_addr_r=1000000\0" \ 484bc8f8c26SIlya Yanok "fdt_addr_r=C00000\0" \ 485bc8f8c26SIlya Yanok "hostname=mpc8308_p1m\0" \ 486bc8f8c26SIlya Yanok "bootfile=mpc8308_p1m/uImage\0" \ 487bc8f8c26SIlya Yanok "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0" \ 488bc8f8c26SIlya Yanok "rootpath=/opt/eldk-4.2/ppc_6xx\0" \ 489bc8f8c26SIlya Yanok "flash_self=run ramargs addip addtty addmtd addmisc;" \ 490bc8f8c26SIlya Yanok "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ 491bc8f8c26SIlya Yanok "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \ 492bc8f8c26SIlya Yanok "bootm ${kernel_addr} - ${fdt_addr}\0" \ 493bc8f8c26SIlya Yanok "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \ 494bc8f8c26SIlya Yanok "tftp ${fdt_addr_r} ${fdtfile};" \ 495bc8f8c26SIlya Yanok "run nfsargs addip addtty addmtd addmisc;" \ 496bc8f8c26SIlya Yanok "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ 497bc8f8c26SIlya Yanok "bootcmd=run flash_self\0" \ 498bc8f8c26SIlya Yanok "load=tftp ${loadaddr} ${u-boot}\0" \ 49993ea89f0SMarek Vasut "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ 50093ea89f0SMarek Vasut " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\ 501bc8f8c26SIlya Yanok " +${filesize};cp.b ${fileaddr} " \ 50293ea89f0SMarek Vasut __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \ 503bc8f8c26SIlya Yanok "upd=run load update\0" \ 504bc8f8c26SIlya Yanok 505bc8f8c26SIlya Yanok #endif /* __CONFIG_H */ 506