xref: /rk3399_rockchip-uboot/include/configs/maxbcm.h (revision 2923c2d2febad412c1d7a955ca1b08c8bdd31cf4)
1a4884831SStefan Roese /*
2a4884831SStefan Roese  * Copyright (C) 2014 Stefan Roese <sr@denx.de>
3a4884831SStefan Roese  *
4a4884831SStefan Roese  * SPDX-License-Identifier:	GPL-2.0+
5a4884831SStefan Roese  */
6a4884831SStefan Roese 
7a4884831SStefan Roese #ifndef _CONFIG_DB_MV7846MP_GP_H
8a4884831SStefan Roese #define _CONFIG_DB_MV7846MP_GP_H
9a4884831SStefan Roese 
10a4884831SStefan Roese /*
11a4884831SStefan Roese  * High Level Configuration Options (easy to change)
12a4884831SStefan Roese  */
13a4884831SStefan Roese #define CONFIG_ARMADA_XP		/* SOC Family Name */
14a4884831SStefan Roese #define CONFIG_SKIP_LOWLEVEL_INIT	/* disable board lowlevel_init */
15a4884831SStefan Roese #define CONFIG_SYS_GENERIC_BOARD
16a4884831SStefan Roese #define CONFIG_DISPLAY_BOARDINFO_LATE
17a4884831SStefan Roese 
18*2923c2d2SStefan Roese /*
19*2923c2d2SStefan Roese  * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
20*2923c2d2SStefan Roese  * for DDR ECC byte filling in the SPL before loading the main
21*2923c2d2SStefan Roese  * U-Boot into it.
22*2923c2d2SStefan Roese  */
23*2923c2d2SStefan Roese #define	CONFIG_SYS_TEXT_BASE	0x00800000
24a4884831SStefan Roese #define CONFIG_SYS_TCLK		250000000	/* 250MHz */
25a4884831SStefan Roese 
26a4884831SStefan Roese /*
27a4884831SStefan Roese  * Commands configuration
28a4884831SStefan Roese  */
29a4884831SStefan Roese #define CONFIG_SYS_NO_FLASH		/* Declare no flash (NOR/SPI) */
30a4884831SStefan Roese #define CONFIG_CMD_DHCP
31a4884831SStefan Roese #define CONFIG_CMD_ENV
32a4884831SStefan Roese #define CONFIG_CMD_I2C
33a4884831SStefan Roese #define CONFIG_CMD_PING
34a4884831SStefan Roese #define CONFIG_CMD_SF
35a4884831SStefan Roese #define CONFIG_CMD_SPI
36a4884831SStefan Roese #define CONFIG_CMD_TFTPPUT
37a4884831SStefan Roese #define CONFIG_CMD_TIME
38a4884831SStefan Roese 
39a4884831SStefan Roese /* I2C */
40a4884831SStefan Roese #define CONFIG_SYS_I2C
41a4884831SStefan Roese #define CONFIG_SYS_I2C_MVTWSI
42dd82242bSPaul Kocialkowski #define CONFIG_I2C_MVTWSI_BASE0		MVEBU_TWSI_BASE
43a4884831SStefan Roese #define CONFIG_SYS_I2C_SLAVE		0x0
44a4884831SStefan Roese #define CONFIG_SYS_I2C_SPEED		100000
45a4884831SStefan Roese 
46a4884831SStefan Roese /* SPI NOR flash default params, used by sf commands */
47a4884831SStefan Roese #define CONFIG_SF_DEFAULT_SPEED		1000000
48a4884831SStefan Roese #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_3
49a4884831SStefan Roese #define CONFIG_SPI_FLASH_STMICRO
5068102b81SStefan Roese #define CONFIG_SPI_FLASH_SPANSION
51a4884831SStefan Roese 
52a4884831SStefan Roese /* Environment in SPI NOR flash */
53a4884831SStefan Roese #define CONFIG_ENV_IS_IN_SPI_FLASH
54a4884831SStefan Roese #define CONFIG_ENV_OFFSET		(1 << 20) /* 1MiB in */
55a4884831SStefan Roese #define CONFIG_ENV_SIZE			(64 << 10) /* 64KiB */
56a4884831SStefan Roese #define CONFIG_ENV_SECT_SIZE		(64 << 10) /* 64KiB sectors */
57a4884831SStefan Roese 
58a4884831SStefan Roese #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
59cae9008fSStefan Roese #define CONFIG_PHY_ADDR			{ 0x0, 0x1, 0x2, 0x3 }
60a4884831SStefan Roese #define CONFIG_SYS_NETA_INTERFACE_TYPE	PHY_INTERFACE_MODE_SGMII
61a4884831SStefan Roese #define PHY_ANEG_TIMEOUT	8000	/* PHY needs a longer aneg time */
62a4884831SStefan Roese #define CONFIG_RESET_PHY_R
63a4884831SStefan Roese 
64a4884831SStefan Roese #define CONFIG_SYS_CONSOLE_INFO_QUIET	/* don't print console @ startup */
65a4884831SStefan Roese #define CONFIG_SYS_ALT_MEMTEST
66a4884831SStefan Roese 
67a4884831SStefan Roese /*
68a4884831SStefan Roese  * mv-common.h should be defined after CMD configs since it used them
69a4884831SStefan Roese  * to enable certain macros
70a4884831SStefan Roese  */
71a4884831SStefan Roese #include "mv-common.h"
72a4884831SStefan Roese 
73e7778ec1SStefan Roese /*
74e7778ec1SStefan Roese  * Memory layout while starting into the bin_hdr via the
75e7778ec1SStefan Roese  * BootROM:
76e7778ec1SStefan Roese  *
77e7778ec1SStefan Roese  * 0x4000.4000 - 0x4003.4000	headers space (192KiB)
78e7778ec1SStefan Roese  * 0x4000.4030			bin_hdr start address
79e7778ec1SStefan Roese  * 0x4003.4000 - 0x4004.7c00	BootROM memory allocations (15KiB)
80e7778ec1SStefan Roese  * 0x4007.fffc			BootROM stack top
81e7778ec1SStefan Roese  *
82e7778ec1SStefan Roese  * The address space between 0x4007.fffc and 0x400f.fff is not locked in
83e7778ec1SStefan Roese  * L2 cache thus cannot be used.
84e7778ec1SStefan Roese  */
85e7778ec1SStefan Roese 
86e7778ec1SStefan Roese /* SPL */
87e7778ec1SStefan Roese /* Defines for SPL */
88e7778ec1SStefan Roese #define CONFIG_SPL_FRAMEWORK
89e7778ec1SStefan Roese #define CONFIG_SPL_TEXT_BASE		0x40004030
90e7778ec1SStefan Roese #define CONFIG_SPL_MAX_SIZE		((128 << 10) - 0x4030)
91e7778ec1SStefan Roese 
92e7778ec1SStefan Roese #define CONFIG_SPL_BSS_START_ADDR	(0x40000000 + (128 << 10))
93e7778ec1SStefan Roese #define CONFIG_SPL_BSS_MAX_SIZE		(16 << 10)
94e7778ec1SStefan Roese 
95e7778ec1SStefan Roese #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SPL_BSS_START_ADDR + \
96e7778ec1SStefan Roese 					 CONFIG_SPL_BSS_MAX_SIZE)
97e7778ec1SStefan Roese #define CONFIG_SYS_SPL_MALLOC_SIZE	(16 << 10)
98e7778ec1SStefan Roese 
99e7778ec1SStefan Roese #define CONFIG_SPL_STACK		(0x40000000 + ((192 - 16) << 10))
100e7778ec1SStefan Roese #define CONFIG_SPL_BOOTROM_SAVE		(CONFIG_SPL_STACK + 4)
101e7778ec1SStefan Roese 
102e7778ec1SStefan Roese #define CONFIG_SPL_LIBCOMMON_SUPPORT
103e7778ec1SStefan Roese #define CONFIG_SPL_LIBGENERIC_SUPPORT
104e7778ec1SStefan Roese #define CONFIG_SPL_SERIAL_SUPPORT
105e7778ec1SStefan Roese #define CONFIG_SPL_I2C_SUPPORT
106e7778ec1SStefan Roese 
107e7778ec1SStefan Roese /* SPL related SPI defines */
108e7778ec1SStefan Roese #define CONFIG_SPL_SPI_SUPPORT
109e7778ec1SStefan Roese #define CONFIG_SPL_SPI_FLASH_SUPPORT
110e7778ec1SStefan Roese #define CONFIG_SPL_SPI_LOAD
111e7778ec1SStefan Roese #define CONFIG_SPL_SPI_BUS		0
112e7778ec1SStefan Roese #define CONFIG_SPL_SPI_CS		0
113e7778ec1SStefan Roese #define CONFIG_SYS_SPI_U_BOOT_OFFS	0x20000
114e7778ec1SStefan Roese 
115e7778ec1SStefan Roese /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
116ff9112dfSStefan Roese #define CONFIG_SYS_MVEBU_DDR_AXP
117e7778ec1SStefan Roese #define CONFIG_DDR_FIXED_SIZE		(1 << 20)	/* 1GiB */
118e7778ec1SStefan Roese 
119a4884831SStefan Roese #endif /* _CONFIG_DB_MV7846MP_GP_H */
120