1 /* 2 * DENX M53 configuration 3 * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de> 4 * 5 * SPDX-License-Identifier: GPL-2.0+ 6 */ 7 8 #ifndef __M53EVK_CONFIG_H__ 9 #define __M53EVK_CONFIG_H__ 10 11 #define CONFIG_MX53 12 #define CONFIG_MXC_GPIO 13 14 #include <asm/arch/imx-regs.h> 15 16 #define CONFIG_BOARD_EARLY_INIT_F 17 #define CONFIG_REVISION_TAG 18 #define CONFIG_SYS_NO_FLASH 19 #define CONFIG_SYS_FSL_CLK 20 21 #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 22 23 /* 24 * U-Boot Commands 25 */ 26 #define CONFIG_DOS_PARTITION 27 #define CONFIG_FAT_WRITE 28 29 #define CONFIG_CMD_BMP 30 #define CONFIG_CMD_DATE 31 #define CONFIG_CMD_NAND 32 #define CONFIG_CMD_NAND_TRIMFFS 33 #define CONFIG_CMD_SATA 34 35 /* 36 * Memory configurations 37 */ 38 #define CONFIG_NR_DRAM_BANKS 2 39 #define PHYS_SDRAM_1 CSD0_BASE_ADDR 40 #define PHYS_SDRAM_1_SIZE (gd->bd->bi_dram[0].size) 41 #define PHYS_SDRAM_2 CSD1_BASE_ADDR 42 #define PHYS_SDRAM_2_SIZE (gd->bd->bi_dram[1].size) 43 #define PHYS_SDRAM_SIZE (gd->ram_size) 44 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) 45 #define CONFIG_SYS_MEMTEST_START 0x70000000 46 #define CONFIG_SYS_MEMTEST_END 0x8ff00000 47 48 #define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1) 49 #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR) 50 #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE) 51 52 #define CONFIG_SYS_INIT_SP_OFFSET \ 53 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 54 #define CONFIG_SYS_INIT_SP_ADDR \ 55 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 56 57 #define CONFIG_SYS_TEXT_BASE 0x71000000 58 59 /* 60 * U-Boot general configurations 61 */ 62 #define CONFIG_SYS_LONGHELP 63 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */ 64 #define CONFIG_SYS_PBSIZE \ 65 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 66 /* Print buffer size */ 67 #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */ 68 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 69 /* Boot argument buffer size */ 70 #define CONFIG_AUTO_COMPLETE /* Command auto complete */ 71 #define CONFIG_CMDLINE_EDITING /* Command history etc */ 72 73 /* 74 * Serial Driver 75 */ 76 #define CONFIG_MXC_UART 77 #define CONFIG_MXC_UART_BASE UART2_BASE 78 #define CONFIG_CONS_INDEX 1 79 #define CONFIG_BAUDRATE 115200 80 81 /* 82 * MMC Driver 83 */ 84 #ifdef CONFIG_CMD_MMC 85 #define CONFIG_MMC 86 #define CONFIG_GENERIC_MMC 87 #define CONFIG_FSL_ESDHC 88 #define CONFIG_SYS_FSL_ESDHC_ADDR 0 89 #define CONFIG_SYS_FSL_ESDHC_NUM 1 90 #endif 91 92 /* 93 * NAND 94 */ 95 #define CONFIG_ENV_SIZE (16 * 1024) 96 #ifdef CONFIG_CMD_NAND 97 #define CONFIG_SYS_MAX_NAND_DEVICE 1 98 #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR_AXI 99 #define CONFIG_NAND_MXC 100 #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR_AXI 101 #define CONFIG_MXC_NAND_IP_REGS_BASE NFC_BASE_ADDR 102 #define CONFIG_SYS_NAND_LARGEPAGE 103 #define CONFIG_MXC_NAND_HWECC 104 #define CONFIG_SYS_NAND_USE_FLASH_BBT 105 106 /* Environment is in NAND */ 107 #define CONFIG_ENV_IS_IN_NAND 108 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE 109 #define CONFIG_ENV_SECT_SIZE (128 * 1024) 110 #define CONFIG_ENV_RANGE (4 * CONFIG_ENV_SECT_SIZE) 111 #define CONFIG_ENV_OFFSET (8 * CONFIG_ENV_SECT_SIZE) /* 1 MiB */ 112 #define CONFIG_ENV_OFFSET_REDUND \ 113 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE) 114 115 #define CONFIG_CMD_UBIFS 116 #define CONFIG_CMD_MTDPARTS 117 #define CONFIG_RBTREE 118 #define CONFIG_LZO 119 #define CONFIG_MTD_DEVICE 120 #define CONFIG_MTD_PARTITIONS 121 #define MTDIDS_DEFAULT "nand0=mxc_nand" 122 #define MTDPARTS_DEFAULT \ 123 "mtdparts=mxc_nand:" \ 124 "1024k(u-boot)," \ 125 "512k(env1)," \ 126 "512k(env2)," \ 127 "14m(boot)," \ 128 "240m(data)," \ 129 "-@2048k(UBI)" 130 #else 131 #define CONFIG_ENV_IS_NOWHERE 132 #endif 133 134 /* 135 * Ethernet on SOC (FEC) 136 */ 137 #ifdef CONFIG_CMD_NET 138 #define CONFIG_FEC_MXC 139 #define IMX_FEC_BASE FEC_BASE_ADDR 140 #define CONFIG_FEC_MXC_PHYADDR 0x0 141 #define CONFIG_MII 142 #define CONFIG_DISCOVER_PHY 143 #define CONFIG_FEC_XCV_TYPE RMII 144 #define CONFIG_PHYLIB 145 #define CONFIG_PHY_MICREL 146 #define CONFIG_ETHPRIME "FEC0" 147 #endif 148 149 /* 150 * I2C 151 */ 152 #ifdef CONFIG_CMD_I2C 153 #define CONFIG_SYS_I2C 154 #define CONFIG_SYS_I2C_MXC 155 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 156 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 157 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 158 #define CONFIG_SYS_RTC_BUS_NUM 1 /* I2C2 */ 159 #endif 160 161 /* 162 * RTC 163 */ 164 #ifdef CONFIG_CMD_DATE 165 #define CONFIG_RTC_M41T62 166 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 167 #define CONFIG_SYS_M41T11_BASE_YEAR 2000 168 #endif 169 170 /* 171 * USB 172 */ 173 #ifdef CONFIG_CMD_USB 174 #define CONFIG_USB_EHCI 175 #define CONFIG_USB_EHCI_MX5 176 #define CONFIG_USB_HOST_ETHER 177 #define CONFIG_USB_ETHER_ASIX 178 #define CONFIG_USB_ETHER_MCS7830 179 #define CONFIG_USB_ETHER_SMSC95XX 180 #define CONFIG_MXC_USB_PORT 1 181 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) 182 #define CONFIG_MXC_USB_FLAGS 0 183 #endif 184 185 /* 186 * SATA 187 */ 188 #ifdef CONFIG_CMD_SATA 189 #define CONFIG_DWC_AHSATA 190 #define CONFIG_SYS_SATA_MAX_DEVICE 1 191 #define CONFIG_DWC_AHSATA_PORT_ID 0 192 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_BASE_ADDR 193 #define CONFIG_LBA48 194 #define CONFIG_LIBATA 195 #endif 196 197 /* 198 * LCD 199 */ 200 #ifdef CONFIG_VIDEO 201 #define CONFIG_VIDEO_IPUV3 202 #define CONFIG_VIDEO_BMP_RLE8 203 #define CONFIG_VIDEO_BMP_GZIP 204 #define CONFIG_SPLASH_SCREEN 205 #define CONFIG_SPLASHIMAGE_GUARD 206 #define CONFIG_SPLASH_SCREEN_ALIGN 207 #define CONFIG_BMP_16BPP 208 #define CONFIG_VIDEO_LOGO 209 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) 210 #define CONFIG_IPUV3_CLK 200000000 211 #endif 212 213 /* 214 * Boot Linux 215 */ 216 #define CONFIG_CMDLINE_TAG 217 #define CONFIG_INITRD_TAG 218 #define CONFIG_REVISION_TAG 219 #define CONFIG_SETUP_MEMORY_TAGS 220 #define CONFIG_BOOTFILE "fitImage" 221 #define CONFIG_BOOTARGS "console=ttymxc1,115200" 222 #define CONFIG_LOADADDR 0x70800000 223 #define CONFIG_BOOTCOMMAND "run mmc_mmc" 224 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR 225 226 /* 227 * NAND SPL 228 */ 229 #define CONFIG_SPL_FRAMEWORK 230 #define CONFIG_SPL_TARGET "u-boot-with-nand-spl.imx" 231 #define CONFIG_SPL_BOARD_INIT 232 #define CONFIG_SPL_TEXT_BASE 0x70008000 233 #define CONFIG_SPL_PAD_TO 0x8000 234 #define CONFIG_SPL_STACK 0x70004000 235 236 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 237 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 238 #define CONFIG_SYS_NAND_OOBSIZE 64 239 #define CONFIG_SYS_NAND_PAGE_COUNT 64 240 #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024) 241 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 242 243 /* 244 * Extra Environments 245 */ 246 #define CONFIG_PREBOOT "run try_bootscript" 247 #define CONFIG_HOSTNAME m53evk 248 249 #define CONFIG_EXTRA_ENV_SETTINGS \ 250 "consdev=ttymxc1\0" \ 251 "baudrate=115200\0" \ 252 "bootscript=boot.scr\0" \ 253 "bootdev=/dev/mmcblk0p1\0" \ 254 "rootdev=/dev/mmcblk0p2\0" \ 255 "netdev=eth0\0" \ 256 "rootpath=/opt/eldk-5.5/armv7a-hf/rootfs-qte-sdk\0" \ 257 "kernel_addr_r=0x72000000\0" \ 258 "addcons=" \ 259 "setenv bootargs ${bootargs} " \ 260 "console=${consdev},${baudrate}\0" \ 261 "addip=" \ 262 "setenv bootargs ${bootargs} " \ 263 "ip=${ipaddr}:${serverip}:${gatewayip}:" \ 264 "${netmask}:${hostname}:${netdev}:off\0" \ 265 "addmisc=" \ 266 "setenv bootargs ${bootargs} ${miscargs}\0" \ 267 "adddfltmtd=" \ 268 "if test \"x${mtdparts}\" == \"x\" ; then " \ 269 "mtdparts default ; " \ 270 "fi\0" \ 271 "addmtd=" \ 272 "run adddfltmtd ; " \ 273 "setenv bootargs ${bootargs} ${mtdparts}\0" \ 274 "addargs=run addcons addmtd addmisc\0" \ 275 "mmcload=" \ 276 "mmc rescan ; " \ 277 "load mmc 0:1 ${kernel_addr_r} ${bootfile}\0" \ 278 "ubiload=" \ 279 "ubi part UBI ; ubifsmount ubi0:rootfs ; " \ 280 "ubifsload ${kernel_addr_r} /boot/${bootfile}\0" \ 281 "netload=" \ 282 "tftp ${kernel_addr_r} ${hostname}/${bootfile}\0" \ 283 "miscargs=nohlt panic=1\0" \ 284 "mmcargs=setenv bootargs root=${rootdev} rw rootwait\0" \ 285 "ubiargs=" \ 286 "setenv bootargs ubi.mtd=5 " \ 287 "root=ubi0:rootfs rootfstype=ubifs\0" \ 288 "nfsargs=" \ 289 "setenv bootargs root=/dev/nfs rw " \ 290 "nfsroot=${serverip}:${rootpath},v3,tcp\0" \ 291 "mmc_mmc=" \ 292 "run mmcload mmcargs addargs ; " \ 293 "bootm ${kernel_addr_r}\0" \ 294 "mmc_ubi=" \ 295 "run mmcload ubiargs addargs ; " \ 296 "bootm ${kernel_addr_r}\0" \ 297 "mmc_nfs=" \ 298 "run mmcload nfsargs addip addargs ; " \ 299 "bootm ${kernel_addr_r}\0" \ 300 "ubi_mmc=" \ 301 "run ubiload mmcargs addargs ; " \ 302 "bootm ${kernel_addr_r}\0" \ 303 "ubi_ubi=" \ 304 "run ubiload ubiargs addargs ; " \ 305 "bootm ${kernel_addr_r}\0" \ 306 "ubi_nfs=" \ 307 "run ubiload nfsargs addip addargs ; " \ 308 "bootm ${kernel_addr_r}\0" \ 309 "net_mmc=" \ 310 "run netload mmcargs addargs ; " \ 311 "bootm ${kernel_addr_r}\0" \ 312 "net_ubi=" \ 313 "run netload ubiargs addargs ; " \ 314 "bootm ${kernel_addr_r}\0" \ 315 "net_nfs=" \ 316 "run netload nfsargs addip addargs ; " \ 317 "bootm ${kernel_addr_r}\0" \ 318 "try_bootscript=" \ 319 "mmc rescan;" \ 320 "if test -e mmc 0:1 ${bootscript} ; then " \ 321 "if load mmc 0:1 ${kernel_addr_r} ${bootscript};" \ 322 "then ; " \ 323 "echo Running bootscript... ; " \ 324 "source ${kernel_addr_r} ; " \ 325 "fi ; " \ 326 "fi\0" 327 328 #endif /* __M53EVK_CONFIG_H__ */ 329