xref: /rk3399_rockchip-uboot/include/configs/m53evk.h (revision ea3310e8aafad1da72d9a5e60568d725cbdefdbd)
1 /*
2  * DENX M53 configuration
3  * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
4  *
5  * SPDX-License-Identifier:	GPL-2.0+
6  */
7 
8 #ifndef __M53EVK_CONFIG_H__
9 #define __M53EVK_CONFIG_H__
10 
11 #define CONFIG_MX53
12 #define CONFIG_MXC_GPIO
13 
14 #include <asm/arch/imx-regs.h>
15 
16 #define CONFIG_REVISION_TAG
17 #define CONFIG_SYS_FSL_CLK
18 
19 #define CONFIG_TIMESTAMP		/* Print image info with timestamp */
20 
21 /*
22  * U-Boot Commands
23  */
24 #define CONFIG_FAT_WRITE
25 
26 #define CONFIG_CMD_BMP
27 #define CONFIG_CMD_DATE
28 #define CONFIG_CMD_NAND
29 #define CONFIG_CMD_NAND_TRIMFFS
30 #define CONFIG_CMD_SATA
31 
32 /*
33  * Memory configurations
34  */
35 #define CONFIG_NR_DRAM_BANKS		2
36 #define PHYS_SDRAM_1			CSD0_BASE_ADDR
37 #define PHYS_SDRAM_1_SIZE		(gd->bd->bi_dram[0].size)
38 #define PHYS_SDRAM_2			CSD1_BASE_ADDR
39 #define PHYS_SDRAM_2_SIZE		(gd->bd->bi_dram[1].size)
40 #define PHYS_SDRAM_SIZE			(gd->ram_size)
41 #define CONFIG_SYS_MALLOC_LEN		(10 * 1024 * 1024)
42 #define CONFIG_SYS_MEMTEST_START	0x70000000
43 #define CONFIG_SYS_MEMTEST_END		0x8ff00000
44 
45 #define CONFIG_SYS_SDRAM_BASE		(PHYS_SDRAM_1)
46 #define CONFIG_SYS_INIT_RAM_ADDR	(IRAM_BASE_ADDR)
47 #define CONFIG_SYS_INIT_RAM_SIZE	(IRAM_SIZE)
48 
49 #define CONFIG_SYS_INIT_SP_OFFSET \
50 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
51 #define CONFIG_SYS_INIT_SP_ADDR \
52 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
53 
54 #define CONFIG_SYS_TEXT_BASE		0x71000000
55 
56 /*
57  * U-Boot general configurations
58  */
59 #define CONFIG_SYS_LONGHELP
60 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O buffer size */
61 #define CONFIG_SYS_PBSIZE	\
62 	(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
63 						/* Print buffer size */
64 #define CONFIG_SYS_MAXARGS	32		/* Max number of command args */
65 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE
66 						/* Boot argument buffer size */
67 #define CONFIG_AUTO_COMPLETE			/* Command auto complete */
68 #define CONFIG_CMDLINE_EDITING			/* Command history etc */
69 
70 /*
71  * Serial Driver
72  */
73 #define CONFIG_MXC_UART
74 #define CONFIG_MXC_UART_BASE		UART2_BASE
75 #define CONFIG_CONS_INDEX		1
76 
77 /*
78  * MMC Driver
79  */
80 #ifdef CONFIG_CMD_MMC
81 #define CONFIG_FSL_ESDHC
82 #define CONFIG_SYS_FSL_ESDHC_ADDR	0
83 #define CONFIG_SYS_FSL_ESDHC_NUM	1
84 #endif
85 
86 /*
87  * NAND
88  */
89 #define CONFIG_ENV_SIZE			(16 * 1024)
90 #ifdef CONFIG_CMD_NAND
91 #define CONFIG_SYS_MAX_NAND_DEVICE	1
92 #define CONFIG_SYS_NAND_BASE		NFC_BASE_ADDR_AXI
93 #define CONFIG_NAND_MXC
94 #define CONFIG_MXC_NAND_REGS_BASE	NFC_BASE_ADDR_AXI
95 #define CONFIG_MXC_NAND_IP_REGS_BASE	NFC_BASE_ADDR
96 #define CONFIG_SYS_NAND_LARGEPAGE
97 #define CONFIG_MXC_NAND_HWECC
98 #define CONFIG_SYS_NAND_USE_FLASH_BBT
99 
100 /* Environment is in NAND */
101 #define CONFIG_ENV_IS_IN_NAND
102 #define CONFIG_ENV_SIZE_REDUND		CONFIG_ENV_SIZE
103 #define CONFIG_ENV_SECT_SIZE		(128 * 1024)
104 #define CONFIG_ENV_RANGE		(4 * CONFIG_ENV_SECT_SIZE)
105 #define CONFIG_ENV_OFFSET		(8 * CONFIG_ENV_SECT_SIZE) /* 1 MiB */
106 #define CONFIG_ENV_OFFSET_REDUND	\
107 		(CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
108 
109 #define CONFIG_CMD_UBIFS
110 #define CONFIG_CMD_MTDPARTS
111 #define CONFIG_RBTREE
112 #define CONFIG_LZO
113 #define CONFIG_MTD_DEVICE
114 #define CONFIG_MTD_PARTITIONS
115 #define MTDIDS_DEFAULT			"nand0=mxc_nand"
116 #define MTDPARTS_DEFAULT			\
117 	"mtdparts=mxc_nand:"			\
118 		"1024k(u-boot),"		\
119 		"512k(env1),"			\
120 		"512k(env2),"			\
121 		"14m(boot),"			\
122 		"240m(data),"			\
123 		"-@2048k(UBI)"
124 #else
125 #define CONFIG_ENV_IS_NOWHERE
126 #endif
127 
128 /*
129  * Ethernet on SOC (FEC)
130  */
131 #ifdef CONFIG_CMD_NET
132 #define CONFIG_FEC_MXC
133 #define IMX_FEC_BASE			FEC_BASE_ADDR
134 #define CONFIG_FEC_MXC_PHYADDR		0x0
135 #define CONFIG_MII
136 #define CONFIG_DISCOVER_PHY
137 #define CONFIG_FEC_XCV_TYPE		RMII
138 #define CONFIG_PHYLIB
139 #define CONFIG_PHY_MICREL
140 #define CONFIG_ETHPRIME			"FEC0"
141 #endif
142 
143 /*
144  * I2C
145  */
146 #ifdef CONFIG_CMD_I2C
147 #define CONFIG_SYS_I2C
148 #define CONFIG_SYS_I2C_MXC
149 #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
150 #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
151 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
152 #define CONFIG_SYS_RTC_BUS_NUM		1 /* I2C2 */
153 #endif
154 
155 /*
156  * RTC
157  */
158 #ifdef CONFIG_CMD_DATE
159 #define CONFIG_RTC_M41T62
160 #define CONFIG_SYS_I2C_RTC_ADDR		0x68
161 #define CONFIG_SYS_M41T11_BASE_YEAR	2000
162 #endif
163 
164 /*
165  * USB
166  */
167 #ifdef CONFIG_CMD_USB
168 #define CONFIG_USB_EHCI
169 #define CONFIG_USB_EHCI_MX5
170 #define CONFIG_USB_HOST_ETHER
171 #define CONFIG_USB_ETHER_ASIX
172 #define CONFIG_USB_ETHER_MCS7830
173 #define CONFIG_USB_ETHER_SMSC95XX
174 #define CONFIG_MXC_USB_PORT		1
175 #define CONFIG_MXC_USB_PORTSC		(PORT_PTS_UTMI | PORT_PTS_PTW)
176 #define CONFIG_MXC_USB_FLAGS		0
177 #endif
178 
179 /*
180  * SATA
181  */
182 #ifdef CONFIG_CMD_SATA
183 #define CONFIG_DWC_AHSATA
184 #define CONFIG_SYS_SATA_MAX_DEVICE	1
185 #define CONFIG_DWC_AHSATA_PORT_ID	0
186 #define CONFIG_DWC_AHSATA_BASE_ADDR	SATA_BASE_ADDR
187 #define CONFIG_LBA48
188 #define CONFIG_LIBATA
189 #endif
190 
191 /*
192  * LCD
193  */
194 #ifdef CONFIG_VIDEO
195 #define CONFIG_VIDEO_IPUV3
196 #define CONFIG_VIDEO_BMP_RLE8
197 #define CONFIG_VIDEO_BMP_GZIP
198 #define CONFIG_SPLASH_SCREEN
199 #define CONFIG_SPLASHIMAGE_GUARD
200 #define CONFIG_SPLASH_SCREEN_ALIGN
201 #define CONFIG_BMP_16BPP
202 #define CONFIG_VIDEO_LOGO
203 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE	(2 << 20)
204 #define CONFIG_IPUV3_CLK		200000000
205 #endif
206 
207 /*
208  * Boot Linux
209  */
210 #define CONFIG_CMDLINE_TAG
211 #define CONFIG_INITRD_TAG
212 #define CONFIG_REVISION_TAG
213 #define CONFIG_SETUP_MEMORY_TAGS
214 #define CONFIG_BOOTFILE		"fitImage"
215 #define CONFIG_BOOTARGS		"console=ttymxc1,115200"
216 #define CONFIG_LOADADDR		0x70800000
217 #define CONFIG_BOOTCOMMAND	"run mmc_mmc"
218 #define CONFIG_SYS_LOAD_ADDR	CONFIG_LOADADDR
219 
220 /*
221  * NAND SPL
222  */
223 #define CONFIG_SPL_FRAMEWORK
224 #define CONFIG_SPL_TARGET		"u-boot-with-nand-spl.imx"
225 #define CONFIG_SPL_BOARD_INIT
226 #define CONFIG_SPL_TEXT_BASE		0x70008000
227 #define CONFIG_SPL_PAD_TO		0x8000
228 #define CONFIG_SPL_STACK		0x70004000
229 
230 #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
231 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
232 #define CONFIG_SYS_NAND_OOBSIZE		64
233 #define CONFIG_SYS_NAND_PAGE_COUNT	64
234 #define CONFIG_SYS_NAND_SIZE		(256 * 1024 * 1024)
235 #define CONFIG_SYS_NAND_BAD_BLOCK_POS	0
236 
237 /*
238  * Extra Environments
239  */
240 #define CONFIG_PREBOOT		"run try_bootscript"
241 #define CONFIG_HOSTNAME		m53evk
242 
243 #define CONFIG_EXTRA_ENV_SETTINGS					\
244 	"consdev=ttymxc1\0"						\
245 	"baudrate=115200\0"						\
246 	"bootscript=boot.scr\0"						\
247 	"bootdev=/dev/mmcblk0p1\0"					\
248 	"rootdev=/dev/mmcblk0p2\0"					\
249 	"netdev=eth0\0"							\
250 	"rootpath=/opt/eldk-5.5/armv7a-hf/rootfs-qte-sdk\0"		\
251 	"kernel_addr_r=0x72000000\0"					\
252 	"addcons="							\
253 		"setenv bootargs ${bootargs} "				\
254 		"console=${consdev},${baudrate}\0"			\
255 	"addip="							\
256 		"setenv bootargs ${bootargs} "				\
257 		"ip=${ipaddr}:${serverip}:${gatewayip}:"		\
258 			"${netmask}:${hostname}:${netdev}:off\0"	\
259 	"addmisc="							\
260 		"setenv bootargs ${bootargs} ${miscargs}\0"		\
261 	"adddfltmtd="							\
262 		"if test \"x${mtdparts}\" == \"x\" ; then "		\
263 			"mtdparts default ; "				\
264 		"fi\0"							\
265 	"addmtd="							\
266 		"run adddfltmtd ; "					\
267 		"setenv bootargs ${bootargs} ${mtdparts}\0"		\
268 	"addargs=run addcons addmtd addmisc\0"				\
269 	"mmcload="							\
270 		"mmc rescan ; "						\
271 		"load mmc 0:1 ${kernel_addr_r} ${bootfile}\0"		\
272 	"ubiload="							\
273 		"ubi part UBI ; ubifsmount ubi0:rootfs ; "		\
274 		"ubifsload ${kernel_addr_r} /boot/${bootfile}\0"	\
275 	"netload="							\
276 		"tftp ${kernel_addr_r} ${hostname}/${bootfile}\0"	\
277 	"miscargs=nohlt panic=1\0"					\
278 	"mmcargs=setenv bootargs root=${rootdev} rw rootwait\0"		\
279 	"ubiargs="							\
280 		"setenv bootargs ubi.mtd=5 "				\
281 		"root=ubi0:rootfs rootfstype=ubifs\0"			\
282 	"nfsargs="							\
283 		"setenv bootargs root=/dev/nfs rw "			\
284 			"nfsroot=${serverip}:${rootpath},v3,tcp\0"	\
285 	"mmc_mmc="							\
286 		"run mmcload mmcargs addargs ; "			\
287 		"bootm ${kernel_addr_r}\0"				\
288 	"mmc_ubi="							\
289 		"run mmcload ubiargs addargs ; "			\
290 		"bootm ${kernel_addr_r}\0"				\
291 	"mmc_nfs="							\
292 		"run mmcload nfsargs addip addargs ; "			\
293 		"bootm ${kernel_addr_r}\0"				\
294 	"ubi_mmc="							\
295 		"run ubiload mmcargs addargs ; "			\
296 		"bootm ${kernel_addr_r}\0"				\
297 	"ubi_ubi="							\
298 		"run ubiload ubiargs addargs ; "			\
299 		"bootm ${kernel_addr_r}\0"				\
300 	"ubi_nfs="							\
301 		"run ubiload nfsargs addip addargs ; "			\
302 		"bootm ${kernel_addr_r}\0"				\
303 	"net_mmc="							\
304 		"run netload mmcargs addargs ; "			\
305 		"bootm ${kernel_addr_r}\0"				\
306 	"net_ubi="							\
307 		"run netload ubiargs addargs ; "			\
308 		"bootm ${kernel_addr_r}\0"				\
309 	"net_nfs="							\
310 		"run netload nfsargs addip addargs ; "			\
311 		"bootm ${kernel_addr_r}\0"				\
312 	"try_bootscript="						\
313 		"mmc rescan;"						\
314 		"if test -e mmc 0:1 ${bootscript} ; then "		\
315 		"if load mmc 0:1 ${kernel_addr_r} ${bootscript};"	\
316 		"then ; "						\
317 			"echo Running bootscript... ; "			\
318 			"source ${kernel_addr_r} ; "			\
319 		"fi ; "							\
320 		"fi\0"
321 
322 #endif	/* __M53EVK_CONFIG_H__ */
323