xref: /rk3399_rockchip-uboot/include/configs/ls2080ardb.h (revision bd42a94268b165a6f298b9ab13be7003e8d96b02)
1 /*
2  * Copyright 2015 Freescale Semiconductor
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9 
10 #include "ls2080a_common.h"
11 
12 #undef CONFIG_CONS_INDEX
13 #define CONFIG_CONS_INDEX       2
14 
15 #define I2C_MUX_CH_VOL_MONITOR		0xa
16 #define I2C_VOL_MONITOR_ADDR		0x38
17 #define CONFIG_VOL_MONITOR_IR36021_READ
18 #define CONFIG_VOL_MONITOR_IR36021_SET
19 
20 #define CONFIG_VID_FLS_ENV		"ls2080ardb_vdd_mv"
21 #ifndef CONFIG_SPL_BUILD
22 #define CONFIG_VID
23 #endif
24 /* step the IR regulator in 5mV increments */
25 #define IR_VDD_STEP_DOWN		5
26 #define IR_VDD_STEP_UP			5
27 /* The lowest and highest voltage allowed for LS2080ARDB */
28 #define VDD_MV_MIN			819
29 #define VDD_MV_MAX			1212
30 
31 #ifndef __ASSEMBLY__
32 unsigned long get_board_sys_clk(void);
33 #endif
34 
35 #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
36 #define CONFIG_DDR_CLK_FREQ		133333333
37 #define COUNTER_FREQUENCY_REAL		(CONFIG_SYS_CLK_FREQ/4)
38 
39 #define CONFIG_DDR_SPD
40 #define CONFIG_DDR_ECC
41 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
42 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
43 #define SPD_EEPROM_ADDRESS1	0x51
44 #define SPD_EEPROM_ADDRESS2	0x52
45 #define SPD_EEPROM_ADDRESS3	0x53
46 #define SPD_EEPROM_ADDRESS4	0x54
47 #define SPD_EEPROM_ADDRESS5	0x55
48 #define SPD_EEPROM_ADDRESS6	0x56	/* dummy address */
49 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
50 #define CONFIG_SYS_SPD_BUS_NUM	0	/* SPD on I2C bus 0 */
51 #define CONFIG_DIMM_SLOTS_PER_CTLR		2
52 #define CONFIG_CHIP_SELECTS_PER_CTRL		4
53 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
54 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR	1
55 #endif
56 #define CONFIG_FSL_DDR_BIST	/* enable built-in memory test */
57 
58 /* SATA */
59 #define CONFIG_LIBATA
60 #define CONFIG_SCSI_AHCI
61 #define CONFIG_SCSI_AHCI_PLAT
62 #define CONFIG_SCSI
63 
64 #define CONFIG_SYS_SATA1			AHCI_BASE_ADDR1
65 #define CONFIG_SYS_SATA2			AHCI_BASE_ADDR2
66 
67 #define CONFIG_SYS_SCSI_MAX_SCSI_ID		1
68 #define CONFIG_SYS_SCSI_MAX_LUN			1
69 #define CONFIG_SYS_SCSI_MAX_DEVICE		(CONFIG_SYS_SCSI_MAX_SCSI_ID * \
70 						CONFIG_SYS_SCSI_MAX_LUN)
71 #define CONFIG_PARTITION_UUIDS
72 #define CONFIG_CMD_GPT
73 
74 /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
75 
76 #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
77 #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128*1024*1024)
78 #define CONFIG_SYS_NOR_AMASK_EARLY	IFC_AMASK(64*1024*1024)
79 
80 #define CONFIG_SYS_NOR0_CSPR					\
81 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)		| \
82 	CSPR_PORT_SIZE_16					| \
83 	CSPR_MSEL_NOR						| \
84 	CSPR_V)
85 #define CONFIG_SYS_NOR0_CSPR_EARLY				\
86 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)	| \
87 	CSPR_PORT_SIZE_16					| \
88 	CSPR_MSEL_NOR						| \
89 	CSPR_V)
90 #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(12)
91 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
92 				FTIM0_NOR_TEADC(0x5) | \
93 				FTIM0_NOR_TEAHC(0x5))
94 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
95 				FTIM1_NOR_TRAD_NOR(0x1a) |\
96 				FTIM1_NOR_TSEQRAD_NOR(0x13))
97 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
98 				FTIM2_NOR_TCH(0x4) | \
99 				FTIM2_NOR_TWPH(0x0E) | \
100 				FTIM2_NOR_TWP(0x1c))
101 #define CONFIG_SYS_NOR_FTIM3	0x04000000
102 #define CONFIG_SYS_IFC_CCR	0x01000000
103 
104 #ifndef CONFIG_SYS_NO_FLASH
105 #define CONFIG_FLASH_CFI_DRIVER
106 #define CONFIG_SYS_FLASH_CFI
107 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
108 #define CONFIG_SYS_FLASH_QUIET_TEST
109 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
110 
111 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
112 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
113 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
114 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
115 
116 #define CONFIG_SYS_FLASH_EMPTY_INFO
117 #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE,\
118 					 CONFIG_SYS_FLASH_BASE + 0x40000000}
119 #endif
120 
121 #define CONFIG_NAND_FSL_IFC
122 #define CONFIG_SYS_NAND_MAX_ECCPOS	256
123 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
124 
125 #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
126 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
127 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
128 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
129 				| CSPR_V)
130 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
131 
132 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
133 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
134 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
135 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
136 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
137 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
138 				| CSOR_NAND_PB(128))	/* Pages Per Block 128*/
139 
140 #define CONFIG_SYS_NAND_ONFI_DETECTION
141 
142 /* ONFI NAND Flash mode0 Timing Params */
143 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x0e) | \
144 					FTIM0_NAND_TWP(0x30)   | \
145 					FTIM0_NAND_TWCHT(0x0e) | \
146 					FTIM0_NAND_TWH(0x14))
147 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x64) | \
148 					FTIM1_NAND_TWBE(0xab)  | \
149 					FTIM1_NAND_TRR(0x1c)   | \
150 					FTIM1_NAND_TRP(0x30))
151 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x1e) | \
152 					FTIM2_NAND_TREH(0x14) | \
153 					FTIM2_NAND_TWHRE(0x3c))
154 #define CONFIG_SYS_NAND_FTIM3		0x0
155 
156 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
157 #define CONFIG_SYS_MAX_NAND_DEVICE	1
158 #define CONFIG_MTD_NAND_VERIFY_WRITE
159 #define CONFIG_CMD_NAND
160 
161 #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
162 
163 #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
164 #define QIXIS_LBMAP_SWITCH		0x06
165 #define QIXIS_LBMAP_MASK		0x0f
166 #define QIXIS_LBMAP_SHIFT		0
167 #define QIXIS_LBMAP_DFLTBANK		0x00
168 #define QIXIS_LBMAP_ALTBANK		0x04
169 #define QIXIS_LBMAP_NAND		0x09
170 #define QIXIS_RST_CTL_RESET		0x31
171 #define QIXIS_RST_CTL_RESET_EN		0x30
172 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
173 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
174 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
175 #define QIXIS_RCW_SRC_NAND		0x119
176 #define	QIXIS_RST_FORCE_MEM		0x01
177 
178 #define CONFIG_SYS_CSPR3_EXT	(0x0)
179 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
180 				| CSPR_PORT_SIZE_8 \
181 				| CSPR_MSEL_GPCM \
182 				| CSPR_V)
183 #define CONFIG_SYS_CSPR3_FINAL	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
184 				| CSPR_PORT_SIZE_8 \
185 				| CSPR_MSEL_GPCM \
186 				| CSPR_V)
187 
188 #define CONFIG_SYS_AMASK3	IFC_AMASK(64*1024)
189 #define CONFIG_SYS_CSOR3	CSOR_GPCM_ADM_SHIFT(12)
190 /* QIXIS Timing parameters for IFC CS3 */
191 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
192 					FTIM0_GPCM_TEADC(0x0e) | \
193 					FTIM0_GPCM_TEAHC(0x0e))
194 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
195 					FTIM1_GPCM_TRAD(0x3f))
196 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
197 					FTIM2_GPCM_TCH(0xf) | \
198 					FTIM2_GPCM_TWP(0x3E))
199 #define CONFIG_SYS_CS3_FTIM3		0x0
200 
201 #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
202 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
203 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR_EARLY
204 #define CONFIG_SYS_CSPR2_FINAL		CONFIG_SYS_NOR0_CSPR
205 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
206 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
207 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
208 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
209 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
210 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
211 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
212 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
213 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
214 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
215 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
216 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
217 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
218 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
219 
220 #define CONFIG_ENV_IS_IN_NAND
221 #define CONFIG_ENV_OFFSET		(2048 * 1024)
222 #define CONFIG_ENV_SECT_SIZE		0x20000
223 #define CONFIG_ENV_SIZE			0x2000
224 #define CONFIG_SPL_PAD_TO		0x80000
225 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(1024 * 1024)
226 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(512 * 1024)
227 #else
228 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
229 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR_EARLY
230 #define CONFIG_SYS_CSPR0_FINAL		CONFIG_SYS_NOR0_CSPR
231 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
232 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
233 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
234 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
235 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
236 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
237 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
238 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
239 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
240 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
241 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
242 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
243 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
244 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
245 
246 #define CONFIG_ENV_IS_IN_FLASH
247 #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x200000)
248 #define CONFIG_ENV_SECT_SIZE		0x20000
249 #define CONFIG_ENV_SIZE			0x2000
250 #endif
251 
252 /* Debug Server firmware */
253 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
254 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR	0x580D00000ULL
255 
256 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
257 
258 /*
259  * I2C
260  */
261 #define I2C_MUX_PCA_ADDR		0x75
262 #define I2C_MUX_PCA_ADDR_PRI		0x75 /* Primary Mux*/
263 
264 /* I2C bus multiplexer */
265 #define I2C_MUX_CH_DEFAULT      0x8
266 
267 /* SPI */
268 #ifdef CONFIG_FSL_DSPI
269 #define CONFIG_SPI_FLASH
270 #define CONFIG_SPI_FLASH_BAR
271 #define CONFIG_SPI_FLASH_STMICRO
272 #endif
273 
274 /*
275  * RTC configuration
276  */
277 #define RTC
278 #define CONFIG_RTC_DS3231               1
279 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
280 #define CONFIG_CMD_DATE
281 
282 /* EEPROM */
283 #define CONFIG_ID_EEPROM
284 #define CONFIG_CMD_EEPROM
285 #define CONFIG_SYS_I2C_EEPROM_NXID
286 #define CONFIG_SYS_EEPROM_BUS_NUM	0
287 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
288 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
289 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
290 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
291 
292 #define CONFIG_FSL_MEMAC
293 
294 #ifdef CONFIG_PCI
295 #define CONFIG_PCI_SCAN_SHOW
296 #define CONFIG_CMD_PCI
297 #endif
298 
299 /*  MMC  */
300 #ifdef CONFIG_MMC
301 #define CONFIG_FSL_ESDHC
302 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
303 #define CONFIG_GENERIC_MMC
304 #endif
305 
306 #define CONFIG_MISC_INIT_R
307 
308 /*
309  * USB
310  */
311 #define CONFIG_HAS_FSL_XHCI_USB
312 #define CONFIG_USB_XHCI_FSL
313 #define CONFIG_USB_MAX_CONTROLLER_COUNT         2
314 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS      2
315 
316 #undef CONFIG_CMDLINE_EDITING
317 #include <config_distro_defaults.h>
318 
319 #define BOOT_TARGET_DEVICES(func) \
320 	func(USB, usb, 0) \
321 	func(MMC, mmc, 0) \
322 	func(SCSI, scsi, 0) \
323 	func(DHCP, dhcp, na)
324 #include <config_distro_bootcmd.h>
325 
326 /* Initial environment variables */
327 #undef CONFIG_EXTRA_ENV_SETTINGS
328 #ifdef CONFIG_SECURE_BOOT
329 #define CONFIG_EXTRA_ENV_SETTINGS		\
330 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
331 	"scriptaddr=0x80800000\0"		\
332 	"kernel_addr_r=0x81000000\0"		\
333 	"pxefile_addr_r=0x81000000\0"		\
334 	"fdt_addr_r=0x88000000\0"		\
335 	"ramdisk_addr_r=0x89000000\0"		\
336 	"loadaddr=0x80100000\0"			\
337 	"kernel_addr=0x100000\0"		\
338 	"ramdisk_addr=0x800000\0"		\
339 	"ramdisk_size=0x2000000\0"		\
340 	"fdt_high=0xa0000000\0"			\
341 	"initrd_high=0xffffffffffffffff\0"	\
342 	"kernel_start=0x581100000\0"		\
343 	"kernel_load=0xa0000000\0"		\
344 	"kernel_size=0x2800000\0"		\
345 	"fdtfile=fsl-ls2080a-rdb.dtb\0"		\
346 	"mcinitcmd=esbc_validate 0x580c80000;"  \
347 	"esbc_validate 0x580cc0000;"            \
348 	"fsl_mc start mc 0x580300000"           \
349 	" 0x580800000 \0"                       \
350 	BOOTENV
351 #else
352 #define CONFIG_EXTRA_ENV_SETTINGS		\
353 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
354 	"scriptaddr=0x80800000\0"		\
355 	"kernel_addr_r=0x81000000\0"		\
356 	"pxefile_addr_r=0x81000000\0"		\
357 	"fdt_addr_r=0x88000000\0"		\
358 	"ramdisk_addr_r=0x89000000\0"		\
359 	"loadaddr=0x80100000\0"			\
360 	"kernel_addr=0x100000\0"		\
361 	"ramdisk_addr=0x800000\0"		\
362 	"ramdisk_size=0x2000000\0"		\
363 	"fdt_high=0xa0000000\0"			\
364 	"initrd_high=0xffffffffffffffff\0"	\
365 	"kernel_start=0x581100000\0"		\
366 	"kernel_load=0xa0000000\0"		\
367 	"kernel_size=0x2800000\0"		\
368 	"fdtfile=fsl-ls2080a-rdb.dtb\0"		\
369 	"mcinitcmd=fsl_mc start mc 0x580300000" \
370 	" 0x580800000 \0"                       \
371 	BOOTENV
372 #endif
373 
374 
375 #undef CONFIG_BOOTARGS
376 #define CONFIG_BOOTARGS		"console=ttyS1,115200 root=/dev/ram0 " \
377 				"earlycon=uart8250,mmio,0x21c0600 " \
378 				"ramdisk_size=0x2000000 default_hugepagesz=2m" \
379 				" hugepagesz=2m hugepages=256"
380 
381 #undef CONFIG_BOOTCOMMAND
382 /* Try to boot an on-NOR kernel first, then do normal distro boot */
383 #define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \
384 			   " && cp.b $kernel_start $kernel_load $kernel_size" \
385 			   " && bootm $kernel_load" \
386 			   " || run distro_bootcmd"
387 
388 /* MAC/PHY configuration */
389 #ifdef CONFIG_FSL_MC_ENET
390 #define CONFIG_PHYLIB_10G
391 #define CONFIG_PHY_AQUANTIA
392 #define CONFIG_PHY_CORTINA
393 #define CONFIG_PHYLIB
394 #define	CONFIG_SYS_CORTINA_FW_IN_NOR
395 #define CONFIG_CORTINA_FW_ADDR		0x581000000
396 #define CONFIG_CORTINA_FW_LENGTH	0x40000
397 
398 #define CORTINA_PHY_ADDR1	0x10
399 #define CORTINA_PHY_ADDR2	0x11
400 #define CORTINA_PHY_ADDR3	0x12
401 #define CORTINA_PHY_ADDR4	0x13
402 #define AQ_PHY_ADDR1		0x00
403 #define AQ_PHY_ADDR2		0x01
404 #define AQ_PHY_ADDR3		0x02
405 #define AQ_PHY_ADDR4		0x03
406 #define AQR405_IRQ_MASK		0x36
407 
408 #define CONFIG_MII
409 #define CONFIG_ETHPRIME		"DPMAC1@xgmii"
410 #define CONFIG_PHY_GIGE
411 #define CONFIG_PHY_AQUANTIA
412 #endif
413 
414 #include <asm/fsl_secure_boot.h>
415 
416 #endif /* __LS2_RDB_H */
417