144937214SPrabhakar Kushwaha /* 244937214SPrabhakar Kushwaha * Copyright 2015 Freescale Semiconductor 344937214SPrabhakar Kushwaha * 444937214SPrabhakar Kushwaha * SPDX-License-Identifier: GPL-2.0+ 544937214SPrabhakar Kushwaha */ 644937214SPrabhakar Kushwaha 744937214SPrabhakar Kushwaha #ifndef __LS2_RDB_H 844937214SPrabhakar Kushwaha #define __LS2_RDB_H 944937214SPrabhakar Kushwaha 1044937214SPrabhakar Kushwaha #include "ls2080a_common.h" 1144937214SPrabhakar Kushwaha 1244937214SPrabhakar Kushwaha #undef CONFIG_CONS_INDEX 1344937214SPrabhakar Kushwaha #define CONFIG_CONS_INDEX 2 1444937214SPrabhakar Kushwaha 15ed2530d0SRai Harninder #define I2C_MUX_CH_VOL_MONITOR 0xa 16ed2530d0SRai Harninder #define I2C_VOL_MONITOR_ADDR 0x38 17ed2530d0SRai Harninder #define CONFIG_VOL_MONITOR_IR36021_READ 18ed2530d0SRai Harninder #define CONFIG_VOL_MONITOR_IR36021_SET 19ed2530d0SRai Harninder 20ed2530d0SRai Harninder #define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv" 21ed2530d0SRai Harninder #ifndef CONFIG_SPL_BUILD 22ed2530d0SRai Harninder #define CONFIG_VID 23ed2530d0SRai Harninder #endif 24ed2530d0SRai Harninder /* step the IR regulator in 5mV increments */ 25ed2530d0SRai Harninder #define IR_VDD_STEP_DOWN 5 26ed2530d0SRai Harninder #define IR_VDD_STEP_UP 5 27ed2530d0SRai Harninder /* The lowest and highest voltage allowed for LS2080ARDB */ 28ed2530d0SRai Harninder #define VDD_MV_MIN 819 29ed2530d0SRai Harninder #define VDD_MV_MAX 1212 30ed2530d0SRai Harninder 3144937214SPrabhakar Kushwaha #ifndef __ASSEMBLY__ 3244937214SPrabhakar Kushwaha unsigned long get_board_sys_clk(void); 3344937214SPrabhakar Kushwaha #endif 3444937214SPrabhakar Kushwaha 3544937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_CLK 3644937214SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 3744937214SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ 133333333 3844937214SPrabhakar Kushwaha #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4) 3944937214SPrabhakar Kushwaha 4044937214SPrabhakar Kushwaha #define CONFIG_DDR_SPD 4144937214SPrabhakar Kushwaha #define CONFIG_DDR_ECC 4244937214SPrabhakar Kushwaha #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 4344937214SPrabhakar Kushwaha #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 4444937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS1 0x51 4544937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS2 0x52 4644937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS3 0x53 4744937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS4 0x54 4844937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS5 0x55 4944937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */ 5044937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 5144937214SPrabhakar Kushwaha #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */ 5244937214SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR 2 5344937214SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL 4 5444937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR 5544937214SPrabhakar Kushwaha #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1 5644937214SPrabhakar Kushwaha #endif 5744937214SPrabhakar Kushwaha #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */ 5844937214SPrabhakar Kushwaha 59989c5f0aSTang Yuantian /* SATA */ 60989c5f0aSTang Yuantian #define CONFIG_LIBATA 61989c5f0aSTang Yuantian #define CONFIG_SCSI_AHCI 62989c5f0aSTang Yuantian #define CONFIG_SCSI_AHCI_PLAT 63c649e3c9SSimon Glass #define CONFIG_SCSI 64989c5f0aSTang Yuantian #define CONFIG_DOS_PARTITION 65989c5f0aSTang Yuantian #define CONFIG_BOARD_LATE_INIT 66989c5f0aSTang Yuantian 67989c5f0aSTang Yuantian #define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1 68989c5f0aSTang Yuantian #define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2 69989c5f0aSTang Yuantian 70989c5f0aSTang Yuantian #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 71989c5f0aSTang Yuantian #define CONFIG_SYS_SCSI_MAX_LUN 1 72989c5f0aSTang Yuantian #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ 73989c5f0aSTang Yuantian CONFIG_SYS_SCSI_MAX_LUN) 74989c5f0aSTang Yuantian 7544937214SPrabhakar Kushwaha /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */ 7644937214SPrabhakar Kushwaha 7744937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 7844937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 7944937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024) 8044937214SPrabhakar Kushwaha 8144937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR \ 8244937214SPrabhakar Kushwaha (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 8344937214SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 8444937214SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 8544937214SPrabhakar Kushwaha CSPR_V) 8644937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EARLY \ 8744937214SPrabhakar Kushwaha (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \ 8844937214SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 8944937214SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 9044937214SPrabhakar Kushwaha CSPR_V) 9144937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12) 9244937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 9344937214SPrabhakar Kushwaha FTIM0_NOR_TEADC(0x5) | \ 9444937214SPrabhakar Kushwaha FTIM0_NOR_TEAHC(0x5)) 9544937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 9644937214SPrabhakar Kushwaha FTIM1_NOR_TRAD_NOR(0x1a) |\ 9744937214SPrabhakar Kushwaha FTIM1_NOR_TSEQRAD_NOR(0x13)) 9844937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 9944937214SPrabhakar Kushwaha FTIM2_NOR_TCH(0x4) | \ 10044937214SPrabhakar Kushwaha FTIM2_NOR_TWPH(0x0E) | \ 10144937214SPrabhakar Kushwaha FTIM2_NOR_TWP(0x1c)) 10244937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3 0x04000000 10344937214SPrabhakar Kushwaha #define CONFIG_SYS_IFC_CCR 0x01000000 10444937214SPrabhakar Kushwaha 10544937214SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 10644937214SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_DRIVER 10744937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_CFI 10844937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 10944937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_QUIET_TEST 11044937214SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 11144937214SPrabhakar Kushwaha 11244937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 11344937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 11444937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 11544937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 11644937214SPrabhakar Kushwaha 11744937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO 11844937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\ 11944937214SPrabhakar Kushwaha CONFIG_SYS_FLASH_BASE + 0x40000000} 12044937214SPrabhakar Kushwaha #endif 12144937214SPrabhakar Kushwaha 12244937214SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC 12344937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS 256 12444937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE 2 12544937214SPrabhakar Kushwaha 12644937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 12744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 12844937214SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 12944937214SPrabhakar Kushwaha | CSPR_MSEL_NAND /* MSEL = NAND */ \ 13044937214SPrabhakar Kushwaha | CSPR_V) 13144937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 13244937214SPrabhakar Kushwaha 13344937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 13444937214SPrabhakar Kushwaha | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 13544937214SPrabhakar Kushwaha | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 13644937214SPrabhakar Kushwaha | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 13744937214SPrabhakar Kushwaha | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 13844937214SPrabhakar Kushwaha | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 13944937214SPrabhakar Kushwaha | CSOR_NAND_PB(128)) /* Pages Per Block 128*/ 14044937214SPrabhakar Kushwaha 14144937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_ONFI_DETECTION 14244937214SPrabhakar Kushwaha 14344937214SPrabhakar Kushwaha /* ONFI NAND Flash mode0 Timing Params */ 14444937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \ 14544937214SPrabhakar Kushwaha FTIM0_NAND_TWP(0x30) | \ 14644937214SPrabhakar Kushwaha FTIM0_NAND_TWCHT(0x0e) | \ 14744937214SPrabhakar Kushwaha FTIM0_NAND_TWH(0x14)) 14844937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \ 14944937214SPrabhakar Kushwaha FTIM1_NAND_TWBE(0xab) | \ 15044937214SPrabhakar Kushwaha FTIM1_NAND_TRR(0x1c) | \ 15144937214SPrabhakar Kushwaha FTIM1_NAND_TRP(0x30)) 15244937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \ 15344937214SPrabhakar Kushwaha FTIM2_NAND_TREH(0x14) | \ 15444937214SPrabhakar Kushwaha FTIM2_NAND_TWHRE(0x3c)) 15544937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3 0x0 15644937214SPrabhakar Kushwaha 15744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 15844937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE 1 15944937214SPrabhakar Kushwaha #define CONFIG_MTD_NAND_VERIFY_WRITE 16044937214SPrabhakar Kushwaha #define CONFIG_CMD_NAND 16144937214SPrabhakar Kushwaha 16244937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 16344937214SPrabhakar Kushwaha 16444937214SPrabhakar Kushwaha #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 16544937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SWITCH 0x06 16644937214SPrabhakar Kushwaha #define QIXIS_LBMAP_MASK 0x0f 16744937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SHIFT 0 16844937214SPrabhakar Kushwaha #define QIXIS_LBMAP_DFLTBANK 0x00 16944937214SPrabhakar Kushwaha #define QIXIS_LBMAP_ALTBANK 0x04 17044937214SPrabhakar Kushwaha #define QIXIS_LBMAP_NAND 0x09 17144937214SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET 0x31 17244937214SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET_EN 0x30 17344937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 17444937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 17544937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 17644937214SPrabhakar Kushwaha #define QIXIS_RCW_SRC_NAND 0x119 17744937214SPrabhakar Kushwaha #define QIXIS_RST_FORCE_MEM 0x01 17844937214SPrabhakar Kushwaha 17944937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_EXT (0x0) 18044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \ 18144937214SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 \ 18244937214SPrabhakar Kushwaha | CSPR_MSEL_GPCM \ 18344937214SPrabhakar Kushwaha | CSPR_V) 18444937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 18544937214SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 \ 18644937214SPrabhakar Kushwaha | CSPR_MSEL_GPCM \ 18744937214SPrabhakar Kushwaha | CSPR_V) 18844937214SPrabhakar Kushwaha 18944937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 19044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12) 19144937214SPrabhakar Kushwaha /* QIXIS Timing parameters for IFC CS3 */ 19244937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 19344937214SPrabhakar Kushwaha FTIM0_GPCM_TEADC(0x0e) | \ 19444937214SPrabhakar Kushwaha FTIM0_GPCM_TEAHC(0x0e)) 19544937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 19644937214SPrabhakar Kushwaha FTIM1_GPCM_TRAD(0x3f)) 19744937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 19844937214SPrabhakar Kushwaha FTIM2_GPCM_TCH(0xf) | \ 19944937214SPrabhakar Kushwaha FTIM2_GPCM_TWP(0x3E)) 20044937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM3 0x0 20144937214SPrabhakar Kushwaha 20244937214SPrabhakar Kushwaha #if defined(CONFIG_SPL) && defined(CONFIG_NAND) 20344937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 20444937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY 20544937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR 20644937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 20744937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 20844937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 20944937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 21044937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 21144937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 21244937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 21344937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 21444937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 21544937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 21644937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 21744937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 21844937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 21944937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 22044937214SPrabhakar Kushwaha 22144937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_NAND 22244937214SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (2048 * 1024) 22344937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x20000 22444937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 22544937214SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x80000 22644937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024) 22744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024) 22844937214SPrabhakar Kushwaha #else 22944937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 23044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY 23144937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR 23244937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 23344937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 23444937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 23544937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 23644937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 23744937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 23844937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 23944937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 24044937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 24144937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 24244937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 24344937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 24444937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 24544937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 24644937214SPrabhakar Kushwaha 24744937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_FLASH 24844937214SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000) 24944937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x20000 25044937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 25144937214SPrabhakar Kushwaha #endif 25244937214SPrabhakar Kushwaha 25344937214SPrabhakar Kushwaha /* Debug Server firmware */ 25444937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR 25544937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL 25644937214SPrabhakar Kushwaha 25744937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000 25844937214SPrabhakar Kushwaha 25944937214SPrabhakar Kushwaha /* 26044937214SPrabhakar Kushwaha * I2C 26144937214SPrabhakar Kushwaha */ 26244937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR 0x75 26344937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/ 26444937214SPrabhakar Kushwaha 26544937214SPrabhakar Kushwaha /* I2C bus multiplexer */ 26644937214SPrabhakar Kushwaha #define I2C_MUX_CH_DEFAULT 0x8 26744937214SPrabhakar Kushwaha 26844937214SPrabhakar Kushwaha /* SPI */ 26944937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_DSPI 27044937214SPrabhakar Kushwaha #define CONFIG_SPI_FLASH 27144937214SPrabhakar Kushwaha #define CONFIG_SPI_FLASH_BAR 27244937214SPrabhakar Kushwaha #endif 27344937214SPrabhakar Kushwaha 27444937214SPrabhakar Kushwaha /* 27544937214SPrabhakar Kushwaha * RTC configuration 27644937214SPrabhakar Kushwaha */ 27744937214SPrabhakar Kushwaha #define RTC 27844937214SPrabhakar Kushwaha #define CONFIG_RTC_DS3231 1 27944937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_RTC_ADDR 0x68 28044937214SPrabhakar Kushwaha #define CONFIG_CMD_DATE 28144937214SPrabhakar Kushwaha 28244937214SPrabhakar Kushwaha /* EEPROM */ 28344937214SPrabhakar Kushwaha #define CONFIG_ID_EEPROM 28444937214SPrabhakar Kushwaha #define CONFIG_CMD_EEPROM 28544937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_NXID 28644937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_BUS_NUM 0 28744937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 28844937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 28944937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 29044937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 29144937214SPrabhakar Kushwaha 29244937214SPrabhakar Kushwaha #define CONFIG_FSL_MEMAC 29344937214SPrabhakar Kushwaha #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 29444937214SPrabhakar Kushwaha 29544937214SPrabhakar Kushwaha #ifdef CONFIG_PCI 29644937214SPrabhakar Kushwaha #define CONFIG_PCI_SCAN_SHOW 29744937214SPrabhakar Kushwaha #define CONFIG_CMD_PCI 29844937214SPrabhakar Kushwaha #endif 29944937214SPrabhakar Kushwaha 30044937214SPrabhakar Kushwaha /* MMC */ 30144937214SPrabhakar Kushwaha #define CONFIG_MMC 30244937214SPrabhakar Kushwaha #ifdef CONFIG_MMC 30344937214SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC 30444937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 30544937214SPrabhakar Kushwaha #define CONFIG_GENERIC_MMC 30644937214SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION 30744937214SPrabhakar Kushwaha #endif 30844937214SPrabhakar Kushwaha 30944937214SPrabhakar Kushwaha #define CONFIG_MISC_INIT_R 31044937214SPrabhakar Kushwaha 31144937214SPrabhakar Kushwaha /* 31244937214SPrabhakar Kushwaha * USB 31344937214SPrabhakar Kushwaha */ 31444937214SPrabhakar Kushwaha #define CONFIG_HAS_FSL_XHCI_USB 31544937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI_FSL 31644937214SPrabhakar Kushwaha #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 31744937214SPrabhakar Kushwaha #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 31844937214SPrabhakar Kushwaha 319*b99ebaf9SAlexander Graf #undef CONFIG_CMDLINE_EDITING 320*b99ebaf9SAlexander Graf #include <config_distro_defaults.h> 321*b99ebaf9SAlexander Graf 322*b99ebaf9SAlexander Graf #define BOOT_TARGET_DEVICES(func) \ 323*b99ebaf9SAlexander Graf func(USB, usb, 0) \ 324*b99ebaf9SAlexander Graf func(MMC, mmc, 0) \ 325*b99ebaf9SAlexander Graf func(SCSI, scsi, 0) \ 326*b99ebaf9SAlexander Graf func(DHCP, dhcp, na) 327*b99ebaf9SAlexander Graf #include <config_distro_bootcmd.h> 328*b99ebaf9SAlexander Graf 32944937214SPrabhakar Kushwaha /* Initial environment variables */ 33044937214SPrabhakar Kushwaha #undef CONFIG_EXTRA_ENV_SETTINGS 33144937214SPrabhakar Kushwaha #define CONFIG_EXTRA_ENV_SETTINGS \ 33244937214SPrabhakar Kushwaha "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 333*b99ebaf9SAlexander Graf "scriptaddr=0x80800000\0" \ 334*b99ebaf9SAlexander Graf "kernel_addr_r=0x81000000\0" \ 335*b99ebaf9SAlexander Graf "pxefile_addr_r=0x81000000\0" \ 336*b99ebaf9SAlexander Graf "fdt_addr_r=0x88000000\0" \ 337*b99ebaf9SAlexander Graf "ramdisk_addr_r=0x89000000\0" \ 33844937214SPrabhakar Kushwaha "loadaddr=0x80100000\0" \ 33944937214SPrabhakar Kushwaha "kernel_addr=0x100000\0" \ 34044937214SPrabhakar Kushwaha "ramdisk_addr=0x800000\0" \ 34144937214SPrabhakar Kushwaha "ramdisk_size=0x2000000\0" \ 34244937214SPrabhakar Kushwaha "fdt_high=0xa0000000\0" \ 34344937214SPrabhakar Kushwaha "initrd_high=0xffffffffffffffff\0" \ 34444937214SPrabhakar Kushwaha "kernel_start=0x581100000\0" \ 34544937214SPrabhakar Kushwaha "kernel_load=0xa0000000\0" \ 34616ed8560SPrabhakar Kushwaha "kernel_size=0x2800000\0" \ 347*b99ebaf9SAlexander Graf "fdtfile=fsl-ls2080a-rdb.dtb\0" \ 34816ed8560SPrabhakar Kushwaha "mcinitcmd=fsl_mc start mc 0x580300000" \ 349*b99ebaf9SAlexander Graf " 0x580800000 \0" \ 350*b99ebaf9SAlexander Graf BOOTENV 35144937214SPrabhakar Kushwaha 35244937214SPrabhakar Kushwaha #undef CONFIG_BOOTARGS 35344937214SPrabhakar Kushwaha #define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \ 354b22b1dc6SPratiyush Mohan Srivastava "earlycon=uart8250,mmio,0x21c0600 " \ 35544937214SPrabhakar Kushwaha "ramdisk_size=0x2000000 default_hugepagesz=2m" \ 3569e71bb9cSAshish Kumar " hugepagesz=2m hugepages=256" 35744937214SPrabhakar Kushwaha 358*b99ebaf9SAlexander Graf #undef CONFIG_BOOTCOMMAND 359*b99ebaf9SAlexander Graf /* Try to boot an on-NOR kernel first, then do normal distro boot */ 360*b99ebaf9SAlexander Graf #define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580700000" \ 361*b99ebaf9SAlexander Graf " && cp.b $kernel_start $kernel_load $kernel_size" \ 362*b99ebaf9SAlexander Graf " && bootm $kernel_load" \ 363*b99ebaf9SAlexander Graf " || run distro_bootcmd" 364*b99ebaf9SAlexander Graf 36544937214SPrabhakar Kushwaha /* MAC/PHY configuration */ 36644937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_MC_ENET 36744937214SPrabhakar Kushwaha #define CONFIG_PHYLIB_10G 36844937214SPrabhakar Kushwaha #define CONFIG_PHY_AQUANTIA 36944937214SPrabhakar Kushwaha #define CONFIG_PHY_CORTINA 37044937214SPrabhakar Kushwaha #define CONFIG_PHYLIB 37144937214SPrabhakar Kushwaha #define CONFIG_SYS_CORTINA_FW_IN_NOR 37244937214SPrabhakar Kushwaha #define CONFIG_CORTINA_FW_ADDR 0x581000000 37344937214SPrabhakar Kushwaha #define CONFIG_CORTINA_FW_LENGTH 0x40000 37444937214SPrabhakar Kushwaha 37544937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR1 0x10 37644937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR2 0x11 37744937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR3 0x12 37844937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR4 0x13 37944937214SPrabhakar Kushwaha #define AQ_PHY_ADDR1 0x00 38044937214SPrabhakar Kushwaha #define AQ_PHY_ADDR2 0x01 38144937214SPrabhakar Kushwaha #define AQ_PHY_ADDR3 0x02 38244937214SPrabhakar Kushwaha #define AQ_PHY_ADDR4 0x03 383abc7d0f7SShaohui Xie #define AQR405_IRQ_MASK 0x36 38444937214SPrabhakar Kushwaha 38544937214SPrabhakar Kushwaha #define CONFIG_MII 3867ad9cc96SPrabhakar Kushwaha #define CONFIG_ETHPRIME "DPMAC1@xgmii" 38744937214SPrabhakar Kushwaha #define CONFIG_PHY_GIGE 38844937214SPrabhakar Kushwaha #define CONFIG_PHY_AQUANTIA 38944937214SPrabhakar Kushwaha #endif 39044937214SPrabhakar Kushwaha 391fcfdb6d5SSaksham Jain #include <asm/fsl_secure_boot.h> 392fcfdb6d5SSaksham Jain 39344937214SPrabhakar Kushwaha #endif /* __LS2_RDB_H */ 394