144937214SPrabhakar Kushwaha /* 244937214SPrabhakar Kushwaha * Copyright 2015 Freescale Semiconductor 344937214SPrabhakar Kushwaha * 444937214SPrabhakar Kushwaha * SPDX-License-Identifier: GPL-2.0+ 544937214SPrabhakar Kushwaha */ 644937214SPrabhakar Kushwaha 744937214SPrabhakar Kushwaha #ifndef __LS2_RDB_H 844937214SPrabhakar Kushwaha #define __LS2_RDB_H 944937214SPrabhakar Kushwaha 1044937214SPrabhakar Kushwaha #include "ls2080a_common.h" 1144937214SPrabhakar Kushwaha 1244937214SPrabhakar Kushwaha #undef CONFIG_CONS_INDEX 1344937214SPrabhakar Kushwaha #define CONFIG_CONS_INDEX 2 1444937214SPrabhakar Kushwaha 1544937214SPrabhakar Kushwaha #define CONFIG_DISPLAY_BOARDINFO 1644937214SPrabhakar Kushwaha 1744937214SPrabhakar Kushwaha #ifndef __ASSEMBLY__ 1844937214SPrabhakar Kushwaha unsigned long get_board_sys_clk(void); 1944937214SPrabhakar Kushwaha #endif 2044937214SPrabhakar Kushwaha 2144937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_CLK 2244937214SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 2344937214SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ 133333333 2444937214SPrabhakar Kushwaha #define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4) 2544937214SPrabhakar Kushwaha 2644937214SPrabhakar Kushwaha #define CONFIG_DDR_SPD 2744937214SPrabhakar Kushwaha #define CONFIG_DDR_ECC 2844937214SPrabhakar Kushwaha #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 2944937214SPrabhakar Kushwaha #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 3044937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS1 0x51 3144937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS2 0x52 3244937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS3 0x53 3344937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS4 0x54 3444937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS5 0x55 3544937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */ 3644937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 3744937214SPrabhakar Kushwaha #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */ 3844937214SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR 2 3944937214SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL 4 4044937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR 4144937214SPrabhakar Kushwaha #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1 4244937214SPrabhakar Kushwaha #endif 4344937214SPrabhakar Kushwaha #define CONFIG_FSL_DDR_BIST /* enable built-in memory test */ 4444937214SPrabhakar Kushwaha 4544937214SPrabhakar Kushwaha /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */ 4644937214SPrabhakar Kushwaha 4744937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 4844937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 4944937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024) 5044937214SPrabhakar Kushwaha 5144937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR \ 5244937214SPrabhakar Kushwaha (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 5344937214SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 5444937214SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 5544937214SPrabhakar Kushwaha CSPR_V) 5644937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EARLY \ 5744937214SPrabhakar Kushwaha (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \ 5844937214SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 5944937214SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 6044937214SPrabhakar Kushwaha CSPR_V) 6144937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12) 6244937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 6344937214SPrabhakar Kushwaha FTIM0_NOR_TEADC(0x5) | \ 6444937214SPrabhakar Kushwaha FTIM0_NOR_TEAHC(0x5)) 6544937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 6644937214SPrabhakar Kushwaha FTIM1_NOR_TRAD_NOR(0x1a) |\ 6744937214SPrabhakar Kushwaha FTIM1_NOR_TSEQRAD_NOR(0x13)) 6844937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 6944937214SPrabhakar Kushwaha FTIM2_NOR_TCH(0x4) | \ 7044937214SPrabhakar Kushwaha FTIM2_NOR_TWPH(0x0E) | \ 7144937214SPrabhakar Kushwaha FTIM2_NOR_TWP(0x1c)) 7244937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3 0x04000000 7344937214SPrabhakar Kushwaha #define CONFIG_SYS_IFC_CCR 0x01000000 7444937214SPrabhakar Kushwaha 7544937214SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 7644937214SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_DRIVER 7744937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_CFI 7844937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 7944937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_QUIET_TEST 8044937214SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 8144937214SPrabhakar Kushwaha 8244937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 8344937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 8444937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 8544937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 8644937214SPrabhakar Kushwaha 8744937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO 8844937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\ 8944937214SPrabhakar Kushwaha CONFIG_SYS_FLASH_BASE + 0x40000000} 9044937214SPrabhakar Kushwaha #endif 9144937214SPrabhakar Kushwaha 9244937214SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC 9344937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS 256 9444937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE 2 9544937214SPrabhakar Kushwaha 9644937214SPrabhakar Kushwaha 9744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 9844937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 9944937214SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 10044937214SPrabhakar Kushwaha | CSPR_MSEL_NAND /* MSEL = NAND */ \ 10144937214SPrabhakar Kushwaha | CSPR_V) 10244937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 10344937214SPrabhakar Kushwaha 10444937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 10544937214SPrabhakar Kushwaha | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 10644937214SPrabhakar Kushwaha | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 10744937214SPrabhakar Kushwaha | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ 10844937214SPrabhakar Kushwaha | CSOR_NAND_PGS_4K /* Page Size = 4K */ \ 10944937214SPrabhakar Kushwaha | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \ 11044937214SPrabhakar Kushwaha | CSOR_NAND_PB(128)) /* Pages Per Block 128*/ 11144937214SPrabhakar Kushwaha 11244937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_ONFI_DETECTION 11344937214SPrabhakar Kushwaha 11444937214SPrabhakar Kushwaha /* ONFI NAND Flash mode0 Timing Params */ 11544937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \ 11644937214SPrabhakar Kushwaha FTIM0_NAND_TWP(0x30) | \ 11744937214SPrabhakar Kushwaha FTIM0_NAND_TWCHT(0x0e) | \ 11844937214SPrabhakar Kushwaha FTIM0_NAND_TWH(0x14)) 11944937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \ 12044937214SPrabhakar Kushwaha FTIM1_NAND_TWBE(0xab) | \ 12144937214SPrabhakar Kushwaha FTIM1_NAND_TRR(0x1c) | \ 12244937214SPrabhakar Kushwaha FTIM1_NAND_TRP(0x30)) 12344937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \ 12444937214SPrabhakar Kushwaha FTIM2_NAND_TREH(0x14) | \ 12544937214SPrabhakar Kushwaha FTIM2_NAND_TWHRE(0x3c)) 12644937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3 0x0 12744937214SPrabhakar Kushwaha 12844937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 12944937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE 1 13044937214SPrabhakar Kushwaha #define CONFIG_MTD_NAND_VERIFY_WRITE 13144937214SPrabhakar Kushwaha #define CONFIG_CMD_NAND 13244937214SPrabhakar Kushwaha 13344937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024) 13444937214SPrabhakar Kushwaha 13544937214SPrabhakar Kushwaha #define CONFIG_FSL_QIXIS /* use common QIXIS code */ 13644937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SWITCH 0x06 13744937214SPrabhakar Kushwaha #define QIXIS_LBMAP_MASK 0x0f 13844937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SHIFT 0 13944937214SPrabhakar Kushwaha #define QIXIS_LBMAP_DFLTBANK 0x00 14044937214SPrabhakar Kushwaha #define QIXIS_LBMAP_ALTBANK 0x04 14144937214SPrabhakar Kushwaha #define QIXIS_LBMAP_NAND 0x09 14244937214SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET 0x31 14344937214SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET_EN 0x30 14444937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 14544937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 14644937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 14744937214SPrabhakar Kushwaha #define QIXIS_RCW_SRC_NAND 0x119 14844937214SPrabhakar Kushwaha #define QIXIS_RST_FORCE_MEM 0x01 14944937214SPrabhakar Kushwaha 15044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_EXT (0x0) 15144937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \ 15244937214SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 \ 15344937214SPrabhakar Kushwaha | CSPR_MSEL_GPCM \ 15444937214SPrabhakar Kushwaha | CSPR_V) 15544937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ 15644937214SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 \ 15744937214SPrabhakar Kushwaha | CSPR_MSEL_GPCM \ 15844937214SPrabhakar Kushwaha | CSPR_V) 15944937214SPrabhakar Kushwaha 16044937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) 16144937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12) 16244937214SPrabhakar Kushwaha /* QIXIS Timing parameters for IFC CS3 */ 16344937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 16444937214SPrabhakar Kushwaha FTIM0_GPCM_TEADC(0x0e) | \ 16544937214SPrabhakar Kushwaha FTIM0_GPCM_TEAHC(0x0e)) 16644937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 16744937214SPrabhakar Kushwaha FTIM1_GPCM_TRAD(0x3f)) 16844937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 16944937214SPrabhakar Kushwaha FTIM2_GPCM_TCH(0xf) | \ 17044937214SPrabhakar Kushwaha FTIM2_GPCM_TWP(0x3E)) 17144937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM3 0x0 17244937214SPrabhakar Kushwaha 17344937214SPrabhakar Kushwaha #if defined(CONFIG_SPL) && defined(CONFIG_NAND) 17444937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT 17544937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY 17644937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR 17744937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 17844937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 17944937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 18044937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 18144937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 18244937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 18344937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 18444937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 18544937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 18644937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 18744937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 18844937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 18944937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 19044937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 19144937214SPrabhakar Kushwaha 19244937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_NAND 19344937214SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET (2048 * 1024) 19444937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x20000 19544937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 19644937214SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO 0x80000 19744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024) 19844937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024) 19944937214SPrabhakar Kushwaha #else 20044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 20144937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY 20244937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR 20344937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 20444937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 20544937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 20644937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 20744937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 20844937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 20944937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 21044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 21144937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 21244937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 21344937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 21444937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 21544937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 21644937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 21744937214SPrabhakar Kushwaha 21844937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_FLASH 21944937214SPrabhakar Kushwaha #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000) 22044937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE 0x20000 22144937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x2000 22244937214SPrabhakar Kushwaha #endif 22344937214SPrabhakar Kushwaha 22444937214SPrabhakar Kushwaha /* Debug Server firmware */ 22544937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR 22644937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL 22744937214SPrabhakar Kushwaha 22844937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000 22944937214SPrabhakar Kushwaha 23044937214SPrabhakar Kushwaha /* 23144937214SPrabhakar Kushwaha * I2C 23244937214SPrabhakar Kushwaha */ 23344937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR 0x75 23444937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/ 23544937214SPrabhakar Kushwaha 23644937214SPrabhakar Kushwaha /* I2C bus multiplexer */ 23744937214SPrabhakar Kushwaha #define I2C_MUX_CH_DEFAULT 0x8 23844937214SPrabhakar Kushwaha 23944937214SPrabhakar Kushwaha /* SPI */ 24044937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_DSPI 24144937214SPrabhakar Kushwaha #define CONFIG_CMD_SF 24244937214SPrabhakar Kushwaha #define CONFIG_SPI_FLASH 24344937214SPrabhakar Kushwaha #define CONFIG_SPI_FLASH_BAR 24444937214SPrabhakar Kushwaha #endif 24544937214SPrabhakar Kushwaha 24644937214SPrabhakar Kushwaha /* 24744937214SPrabhakar Kushwaha * RTC configuration 24844937214SPrabhakar Kushwaha */ 24944937214SPrabhakar Kushwaha #define RTC 25044937214SPrabhakar Kushwaha #define CONFIG_RTC_DS3231 1 25144937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_RTC_ADDR 0x68 25244937214SPrabhakar Kushwaha #define CONFIG_CMD_DATE 25344937214SPrabhakar Kushwaha 25444937214SPrabhakar Kushwaha /* EEPROM */ 25544937214SPrabhakar Kushwaha #define CONFIG_ID_EEPROM 25644937214SPrabhakar Kushwaha #define CONFIG_CMD_EEPROM 25744937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_NXID 25844937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_BUS_NUM 0 25944937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 26044937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 26144937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 26244937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 26344937214SPrabhakar Kushwaha 26444937214SPrabhakar Kushwaha #define CONFIG_FSL_MEMAC 26544937214SPrabhakar Kushwaha #define CONFIG_PCI /* Enable PCIE */ 26644937214SPrabhakar Kushwaha #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 26744937214SPrabhakar Kushwaha 26844937214SPrabhakar Kushwaha #ifdef CONFIG_PCI 26944937214SPrabhakar Kushwaha #define CONFIG_PCI_PNP 27044937214SPrabhakar Kushwaha #define CONFIG_PCI_SCAN_SHOW 27144937214SPrabhakar Kushwaha #define CONFIG_CMD_PCI 27244937214SPrabhakar Kushwaha #endif 27344937214SPrabhakar Kushwaha 27444937214SPrabhakar Kushwaha /* MMC */ 27544937214SPrabhakar Kushwaha #define CONFIG_MMC 27644937214SPrabhakar Kushwaha #ifdef CONFIG_MMC 27744937214SPrabhakar Kushwaha #define CONFIG_CMD_MMC 27844937214SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC 27944937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 28044937214SPrabhakar Kushwaha #define CONFIG_GENERIC_MMC 28144937214SPrabhakar Kushwaha #define CONFIG_CMD_FAT 28244937214SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION 28344937214SPrabhakar Kushwaha #endif 28444937214SPrabhakar Kushwaha 28544937214SPrabhakar Kushwaha #define CONFIG_MISC_INIT_R 28644937214SPrabhakar Kushwaha 28744937214SPrabhakar Kushwaha /* 28844937214SPrabhakar Kushwaha * USB 28944937214SPrabhakar Kushwaha */ 29044937214SPrabhakar Kushwaha #define CONFIG_HAS_FSL_XHCI_USB 29144937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI 29244937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI_FSL 29344937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI_DWC3 29444937214SPrabhakar Kushwaha #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 29544937214SPrabhakar Kushwaha #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 29644937214SPrabhakar Kushwaha #define CONFIG_CMD_USB 29744937214SPrabhakar Kushwaha #define CONFIG_USB_STORAGE 29844937214SPrabhakar Kushwaha #define CONFIG_CMD_EXT2 29944937214SPrabhakar Kushwaha 30044937214SPrabhakar Kushwaha /* Initial environment variables */ 30144937214SPrabhakar Kushwaha #undef CONFIG_EXTRA_ENV_SETTINGS 30244937214SPrabhakar Kushwaha #define CONFIG_EXTRA_ENV_SETTINGS \ 30344937214SPrabhakar Kushwaha "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 30444937214SPrabhakar Kushwaha "loadaddr=0x80100000\0" \ 30544937214SPrabhakar Kushwaha "kernel_addr=0x100000\0" \ 30644937214SPrabhakar Kushwaha "ramdisk_addr=0x800000\0" \ 30744937214SPrabhakar Kushwaha "ramdisk_size=0x2000000\0" \ 30844937214SPrabhakar Kushwaha "fdt_high=0xa0000000\0" \ 30944937214SPrabhakar Kushwaha "initrd_high=0xffffffffffffffff\0" \ 31044937214SPrabhakar Kushwaha "kernel_start=0x581100000\0" \ 31144937214SPrabhakar Kushwaha "kernel_load=0xa0000000\0" \ 31244937214SPrabhakar Kushwaha "kernel_size=0x2800000\0" 31344937214SPrabhakar Kushwaha 31444937214SPrabhakar Kushwaha #undef CONFIG_BOOTARGS 31544937214SPrabhakar Kushwaha #define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \ 316*b22b1dc6SPratiyush Mohan Srivastava "earlycon=uart8250,mmio,0x21c0600" \ 31744937214SPrabhakar Kushwaha "ramdisk_size=0x2000000 default_hugepagesz=2m" \ 31844937214SPrabhakar Kushwaha " hugepagesz=2m hugepages=16" 31944937214SPrabhakar Kushwaha 32044937214SPrabhakar Kushwaha /* MAC/PHY configuration */ 32144937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_MC_ENET 32244937214SPrabhakar Kushwaha #define CONFIG_PHYLIB_10G 32344937214SPrabhakar Kushwaha #define CONFIG_PHY_AQUANTIA 32444937214SPrabhakar Kushwaha #define CONFIG_PHY_CORTINA 32544937214SPrabhakar Kushwaha #define CONFIG_PHYLIB 32644937214SPrabhakar Kushwaha #define CONFIG_SYS_CORTINA_FW_IN_NOR 32744937214SPrabhakar Kushwaha #define CONFIG_CORTINA_FW_ADDR 0x581000000 32844937214SPrabhakar Kushwaha #define CONFIG_CORTINA_FW_LENGTH 0x40000 32944937214SPrabhakar Kushwaha 33044937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR1 0x10 33144937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR2 0x11 33244937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR3 0x12 33344937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR4 0x13 33444937214SPrabhakar Kushwaha #define AQ_PHY_ADDR1 0x00 33544937214SPrabhakar Kushwaha #define AQ_PHY_ADDR2 0x01 33644937214SPrabhakar Kushwaha #define AQ_PHY_ADDR3 0x02 33744937214SPrabhakar Kushwaha #define AQ_PHY_ADDR4 0x03 33844937214SPrabhakar Kushwaha 33944937214SPrabhakar Kushwaha #define CONFIG_MII 34044937214SPrabhakar Kushwaha #define CONFIG_ETHPRIME "DPNI1" 34144937214SPrabhakar Kushwaha #define CONFIG_PHY_GIGE 34244937214SPrabhakar Kushwaha #define CONFIG_PHY_AQUANTIA 34344937214SPrabhakar Kushwaha #endif 34444937214SPrabhakar Kushwaha 34544937214SPrabhakar Kushwaha #endif /* __LS2_RDB_H */ 346