xref: /rk3399_rockchip-uboot/include/configs/ls2080ardb.h (revision 449372148f6d9b5b8bded88ed8eee5c581a4bf81)
1*44937214SPrabhakar Kushwaha /*
2*44937214SPrabhakar Kushwaha  * Copyright 2015 Freescale Semiconductor
3*44937214SPrabhakar Kushwaha  *
4*44937214SPrabhakar Kushwaha  * SPDX-License-Identifier:	GPL-2.0+
5*44937214SPrabhakar Kushwaha  */
6*44937214SPrabhakar Kushwaha 
7*44937214SPrabhakar Kushwaha #ifndef __LS2_RDB_H
8*44937214SPrabhakar Kushwaha #define __LS2_RDB_H
9*44937214SPrabhakar Kushwaha 
10*44937214SPrabhakar Kushwaha #include "ls2080a_common.h"
11*44937214SPrabhakar Kushwaha 
12*44937214SPrabhakar Kushwaha #undef CONFIG_CONS_INDEX
13*44937214SPrabhakar Kushwaha #define CONFIG_CONS_INDEX       2
14*44937214SPrabhakar Kushwaha 
15*44937214SPrabhakar Kushwaha #define CONFIG_DISPLAY_BOARDINFO
16*44937214SPrabhakar Kushwaha 
17*44937214SPrabhakar Kushwaha #ifndef __ASSEMBLY__
18*44937214SPrabhakar Kushwaha unsigned long get_board_sys_clk(void);
19*44937214SPrabhakar Kushwaha #endif
20*44937214SPrabhakar Kushwaha 
21*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_CLK
22*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
23*44937214SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ		133333333
24*44937214SPrabhakar Kushwaha #define COUNTER_FREQUENCY_REAL		(CONFIG_SYS_CLK_FREQ/4)
25*44937214SPrabhakar Kushwaha 
26*44937214SPrabhakar Kushwaha #define CONFIG_DDR_SPD
27*44937214SPrabhakar Kushwaha #define CONFIG_DDR_ECC
28*44937214SPrabhakar Kushwaha #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
29*44937214SPrabhakar Kushwaha #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
30*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS1	0x51
31*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS2	0x52
32*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS3	0x53
33*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS4	0x54
34*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS5	0x55
35*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS6	0x56	/* dummy address */
36*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
37*44937214SPrabhakar Kushwaha #define CONFIG_SYS_SPD_BUS_NUM	0	/* SPD on I2C bus 0 */
38*44937214SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR		2
39*44937214SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL		4
40*44937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
41*44937214SPrabhakar Kushwaha #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR	1
42*44937214SPrabhakar Kushwaha #endif
43*44937214SPrabhakar Kushwaha #define CONFIG_FSL_DDR_BIST	/* enable built-in memory test */
44*44937214SPrabhakar Kushwaha 
45*44937214SPrabhakar Kushwaha /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
46*44937214SPrabhakar Kushwaha 
47*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
48*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128*1024*1024)
49*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK_EARLY	IFC_AMASK(64*1024*1024)
50*44937214SPrabhakar Kushwaha 
51*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR					\
52*44937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)		| \
53*44937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
54*44937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
55*44937214SPrabhakar Kushwaha 	CSPR_V)
56*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EARLY				\
57*44937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)	| \
58*44937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
59*44937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
60*44937214SPrabhakar Kushwaha 	CSPR_V)
61*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(12)
62*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
63*44937214SPrabhakar Kushwaha 				FTIM0_NOR_TEADC(0x5) | \
64*44937214SPrabhakar Kushwaha 				FTIM0_NOR_TEAHC(0x5))
65*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
66*44937214SPrabhakar Kushwaha 				FTIM1_NOR_TRAD_NOR(0x1a) |\
67*44937214SPrabhakar Kushwaha 				FTIM1_NOR_TSEQRAD_NOR(0x13))
68*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
69*44937214SPrabhakar Kushwaha 				FTIM2_NOR_TCH(0x4) | \
70*44937214SPrabhakar Kushwaha 				FTIM2_NOR_TWPH(0x0E) | \
71*44937214SPrabhakar Kushwaha 				FTIM2_NOR_TWP(0x1c))
72*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3	0x04000000
73*44937214SPrabhakar Kushwaha #define CONFIG_SYS_IFC_CCR	0x01000000
74*44937214SPrabhakar Kushwaha 
75*44937214SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
76*44937214SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_DRIVER
77*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_CFI
78*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
79*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_QUIET_TEST
80*44937214SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
81*44937214SPrabhakar Kushwaha 
82*44937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
83*44937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
84*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
85*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
86*44937214SPrabhakar Kushwaha 
87*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO
88*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE,\
89*44937214SPrabhakar Kushwaha 					 CONFIG_SYS_FLASH_BASE + 0x40000000}
90*44937214SPrabhakar Kushwaha #endif
91*44937214SPrabhakar Kushwaha 
92*44937214SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC
93*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS	256
94*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE	2
95*44937214SPrabhakar Kushwaha 
96*44937214SPrabhakar Kushwaha 
97*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
98*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
99*44937214SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
100*44937214SPrabhakar Kushwaha 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
101*44937214SPrabhakar Kushwaha 				| CSPR_V)
102*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
103*44937214SPrabhakar Kushwaha 
104*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
105*44937214SPrabhakar Kushwaha 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
106*44937214SPrabhakar Kushwaha 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
107*44937214SPrabhakar Kushwaha 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
108*44937214SPrabhakar Kushwaha 				| CSOR_NAND_PGS_4K	/* Page Size = 4K */ \
109*44937214SPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_224	/* Spare size = 224 */ \
110*44937214SPrabhakar Kushwaha 				| CSOR_NAND_PB(128))	/* Pages Per Block 128*/
111*44937214SPrabhakar Kushwaha 
112*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_ONFI_DETECTION
113*44937214SPrabhakar Kushwaha 
114*44937214SPrabhakar Kushwaha /* ONFI NAND Flash mode0 Timing Params */
115*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x0e) | \
116*44937214SPrabhakar Kushwaha 					FTIM0_NAND_TWP(0x30)   | \
117*44937214SPrabhakar Kushwaha 					FTIM0_NAND_TWCHT(0x0e) | \
118*44937214SPrabhakar Kushwaha 					FTIM0_NAND_TWH(0x14))
119*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x64) | \
120*44937214SPrabhakar Kushwaha 					FTIM1_NAND_TWBE(0xab)  | \
121*44937214SPrabhakar Kushwaha 					FTIM1_NAND_TRR(0x1c)   | \
122*44937214SPrabhakar Kushwaha 					FTIM1_NAND_TRP(0x30))
123*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x1e) | \
124*44937214SPrabhakar Kushwaha 					FTIM2_NAND_TREH(0x14) | \
125*44937214SPrabhakar Kushwaha 					FTIM2_NAND_TWHRE(0x3c))
126*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3		0x0
127*44937214SPrabhakar Kushwaha 
128*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
129*44937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE	1
130*44937214SPrabhakar Kushwaha #define CONFIG_MTD_NAND_VERIFY_WRITE
131*44937214SPrabhakar Kushwaha #define CONFIG_CMD_NAND
132*44937214SPrabhakar Kushwaha 
133*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE	(512 * 1024)
134*44937214SPrabhakar Kushwaha 
135*44937214SPrabhakar Kushwaha #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
136*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SWITCH		0x06
137*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_MASK		0x0f
138*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SHIFT		0
139*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_DFLTBANK		0x00
140*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_ALTBANK		0x04
141*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_NAND		0x09
142*44937214SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET		0x31
143*44937214SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET_EN		0x30
144*44937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
145*44937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
146*44937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
147*44937214SPrabhakar Kushwaha #define QIXIS_RCW_SRC_NAND		0x119
148*44937214SPrabhakar Kushwaha #define	QIXIS_RST_FORCE_MEM		0x01
149*44937214SPrabhakar Kushwaha 
150*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_EXT	(0x0)
151*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
152*44937214SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 \
153*44937214SPrabhakar Kushwaha 				| CSPR_MSEL_GPCM \
154*44937214SPrabhakar Kushwaha 				| CSPR_V)
155*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_FINAL	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
156*44937214SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 \
157*44937214SPrabhakar Kushwaha 				| CSPR_MSEL_GPCM \
158*44937214SPrabhakar Kushwaha 				| CSPR_V)
159*44937214SPrabhakar Kushwaha 
160*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK3	IFC_AMASK(64*1024)
161*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR3	CSOR_GPCM_ADM_SHIFT(12)
162*44937214SPrabhakar Kushwaha /* QIXIS Timing parameters for IFC CS3 */
163*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
164*44937214SPrabhakar Kushwaha 					FTIM0_GPCM_TEADC(0x0e) | \
165*44937214SPrabhakar Kushwaha 					FTIM0_GPCM_TEAHC(0x0e))
166*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
167*44937214SPrabhakar Kushwaha 					FTIM1_GPCM_TRAD(0x3f))
168*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
169*44937214SPrabhakar Kushwaha 					FTIM2_GPCM_TCH(0xf) | \
170*44937214SPrabhakar Kushwaha 					FTIM2_GPCM_TWP(0x3E))
171*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM3		0x0
172*44937214SPrabhakar Kushwaha 
173*44937214SPrabhakar Kushwaha #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
174*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
175*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR_EARLY
176*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_FINAL		CONFIG_SYS_NOR0_CSPR
177*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
178*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
179*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
180*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
181*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
182*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
183*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
184*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
185*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
186*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
187*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
188*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
189*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
190*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
191*44937214SPrabhakar Kushwaha 
192*44937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_NAND
193*44937214SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(2048 * 1024)
194*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE		0x20000
195*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
196*44937214SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x80000
197*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(1024 * 1024)
198*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(512 * 1024)
199*44937214SPrabhakar Kushwaha #else
200*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
201*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR_EARLY
202*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_FINAL		CONFIG_SYS_NOR0_CSPR
203*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
204*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
205*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
206*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
207*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
208*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
209*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
210*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
211*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
212*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
213*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
214*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
215*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
216*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
217*44937214SPrabhakar Kushwaha 
218*44937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_FLASH
219*44937214SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x200000)
220*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE		0x20000
221*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
222*44937214SPrabhakar Kushwaha #endif
223*44937214SPrabhakar Kushwaha 
224*44937214SPrabhakar Kushwaha /* Debug Server firmware */
225*44937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
226*44937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR	0x580D00000ULL
227*44937214SPrabhakar Kushwaha 
228*44937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
229*44937214SPrabhakar Kushwaha 
230*44937214SPrabhakar Kushwaha /*
231*44937214SPrabhakar Kushwaha  * I2C
232*44937214SPrabhakar Kushwaha  */
233*44937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR		0x75
234*44937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR_PRI		0x75 /* Primary Mux*/
235*44937214SPrabhakar Kushwaha 
236*44937214SPrabhakar Kushwaha /* I2C bus multiplexer */
237*44937214SPrabhakar Kushwaha #define I2C_MUX_CH_DEFAULT      0x8
238*44937214SPrabhakar Kushwaha 
239*44937214SPrabhakar Kushwaha /* SPI */
240*44937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_DSPI
241*44937214SPrabhakar Kushwaha #define CONFIG_CMD_SF
242*44937214SPrabhakar Kushwaha #define CONFIG_SPI_FLASH
243*44937214SPrabhakar Kushwaha #define CONFIG_SPI_FLASH_BAR
244*44937214SPrabhakar Kushwaha #endif
245*44937214SPrabhakar Kushwaha 
246*44937214SPrabhakar Kushwaha /*
247*44937214SPrabhakar Kushwaha  * RTC configuration
248*44937214SPrabhakar Kushwaha  */
249*44937214SPrabhakar Kushwaha #define RTC
250*44937214SPrabhakar Kushwaha #define CONFIG_RTC_DS3231               1
251*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_RTC_ADDR         0x68
252*44937214SPrabhakar Kushwaha #define CONFIG_CMD_DATE
253*44937214SPrabhakar Kushwaha 
254*44937214SPrabhakar Kushwaha /* EEPROM */
255*44937214SPrabhakar Kushwaha #define CONFIG_ID_EEPROM
256*44937214SPrabhakar Kushwaha #define CONFIG_CMD_EEPROM
257*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_NXID
258*44937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_BUS_NUM	0
259*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
260*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
261*44937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
262*44937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
263*44937214SPrabhakar Kushwaha 
264*44937214SPrabhakar Kushwaha #define CONFIG_FSL_MEMAC
265*44937214SPrabhakar Kushwaha #define CONFIG_PCI		/* Enable PCIE */
266*44937214SPrabhakar Kushwaha #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
267*44937214SPrabhakar Kushwaha 
268*44937214SPrabhakar Kushwaha #ifdef CONFIG_PCI
269*44937214SPrabhakar Kushwaha #define CONFIG_PCI_PNP
270*44937214SPrabhakar Kushwaha #define CONFIG_PCI_SCAN_SHOW
271*44937214SPrabhakar Kushwaha #define CONFIG_CMD_PCI
272*44937214SPrabhakar Kushwaha #endif
273*44937214SPrabhakar Kushwaha 
274*44937214SPrabhakar Kushwaha /*  MMC  */
275*44937214SPrabhakar Kushwaha #define CONFIG_MMC
276*44937214SPrabhakar Kushwaha #ifdef CONFIG_MMC
277*44937214SPrabhakar Kushwaha #define CONFIG_CMD_MMC
278*44937214SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC
279*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
280*44937214SPrabhakar Kushwaha #define CONFIG_GENERIC_MMC
281*44937214SPrabhakar Kushwaha #define CONFIG_CMD_FAT
282*44937214SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION
283*44937214SPrabhakar Kushwaha #endif
284*44937214SPrabhakar Kushwaha 
285*44937214SPrabhakar Kushwaha #define CONFIG_MISC_INIT_R
286*44937214SPrabhakar Kushwaha 
287*44937214SPrabhakar Kushwaha /*
288*44937214SPrabhakar Kushwaha  * USB
289*44937214SPrabhakar Kushwaha  */
290*44937214SPrabhakar Kushwaha #define CONFIG_HAS_FSL_XHCI_USB
291*44937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI
292*44937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI_FSL
293*44937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI_DWC3
294*44937214SPrabhakar Kushwaha #define CONFIG_USB_MAX_CONTROLLER_COUNT         2
295*44937214SPrabhakar Kushwaha #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS      2
296*44937214SPrabhakar Kushwaha #define CONFIG_CMD_USB
297*44937214SPrabhakar Kushwaha #define CONFIG_USB_STORAGE
298*44937214SPrabhakar Kushwaha #define CONFIG_CMD_EXT2
299*44937214SPrabhakar Kushwaha 
300*44937214SPrabhakar Kushwaha /* Initial environment variables */
301*44937214SPrabhakar Kushwaha #undef CONFIG_EXTRA_ENV_SETTINGS
302*44937214SPrabhakar Kushwaha #define CONFIG_EXTRA_ENV_SETTINGS		\
303*44937214SPrabhakar Kushwaha 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
304*44937214SPrabhakar Kushwaha 	"loadaddr=0x80100000\0"			\
305*44937214SPrabhakar Kushwaha 	"kernel_addr=0x100000\0"		\
306*44937214SPrabhakar Kushwaha 	"ramdisk_addr=0x800000\0"		\
307*44937214SPrabhakar Kushwaha 	"ramdisk_size=0x2000000\0"		\
308*44937214SPrabhakar Kushwaha 	"fdt_high=0xa0000000\0"			\
309*44937214SPrabhakar Kushwaha 	"initrd_high=0xffffffffffffffff\0"	\
310*44937214SPrabhakar Kushwaha 	"kernel_start=0x581100000\0"		\
311*44937214SPrabhakar Kushwaha 	"kernel_load=0xa0000000\0"		\
312*44937214SPrabhakar Kushwaha 	"kernel_size=0x2800000\0"
313*44937214SPrabhakar Kushwaha 
314*44937214SPrabhakar Kushwaha #undef CONFIG_BOOTARGS
315*44937214SPrabhakar Kushwaha #define CONFIG_BOOTARGS		"console=ttyS1,115200 root=/dev/ram0 " \
316*44937214SPrabhakar Kushwaha 				"earlycon=uart8250,mmio,0x21c0600,115200 " \
317*44937214SPrabhakar Kushwaha 				"ramdisk_size=0x2000000 default_hugepagesz=2m" \
318*44937214SPrabhakar Kushwaha 				" hugepagesz=2m hugepages=16"
319*44937214SPrabhakar Kushwaha 
320*44937214SPrabhakar Kushwaha /* MAC/PHY configuration */
321*44937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_MC_ENET
322*44937214SPrabhakar Kushwaha #define CONFIG_PHYLIB_10G
323*44937214SPrabhakar Kushwaha #define CONFIG_PHY_AQUANTIA
324*44937214SPrabhakar Kushwaha #define CONFIG_PHY_CORTINA
325*44937214SPrabhakar Kushwaha #define CONFIG_PHYLIB
326*44937214SPrabhakar Kushwaha #define	CONFIG_SYS_CORTINA_FW_IN_NOR
327*44937214SPrabhakar Kushwaha #define CONFIG_CORTINA_FW_ADDR		0x581000000
328*44937214SPrabhakar Kushwaha #define CONFIG_CORTINA_FW_LENGTH	0x40000
329*44937214SPrabhakar Kushwaha 
330*44937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR1	0x10
331*44937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR2	0x11
332*44937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR3	0x12
333*44937214SPrabhakar Kushwaha #define CORTINA_PHY_ADDR4	0x13
334*44937214SPrabhakar Kushwaha #define AQ_PHY_ADDR1		0x00
335*44937214SPrabhakar Kushwaha #define AQ_PHY_ADDR2		0x01
336*44937214SPrabhakar Kushwaha #define AQ_PHY_ADDR3		0x02
337*44937214SPrabhakar Kushwaha #define AQ_PHY_ADDR4		0x03
338*44937214SPrabhakar Kushwaha 
339*44937214SPrabhakar Kushwaha #define CONFIG_MII
340*44937214SPrabhakar Kushwaha #define CONFIG_ETHPRIME		"DPNI1"
341*44937214SPrabhakar Kushwaha #define CONFIG_PHY_GIGE
342*44937214SPrabhakar Kushwaha #define CONFIG_PHY_AQUANTIA
343*44937214SPrabhakar Kushwaha #endif
344*44937214SPrabhakar Kushwaha 
345*44937214SPrabhakar Kushwaha #endif /* __LS2_RDB_H */
346