xref: /rk3399_rockchip-uboot/include/configs/ls2080aqds.h (revision 449372148f6d9b5b8bded88ed8eee5c581a4bf81)
1*44937214SPrabhakar Kushwaha /*
2*44937214SPrabhakar Kushwaha  * Copyright 2015 Freescale Semiconductor
3*44937214SPrabhakar Kushwaha  *
4*44937214SPrabhakar Kushwaha  * SPDX-License-Identifier:	GPL-2.0+
5*44937214SPrabhakar Kushwaha  */
6*44937214SPrabhakar Kushwaha 
7*44937214SPrabhakar Kushwaha #ifndef __LS2_QDS_H
8*44937214SPrabhakar Kushwaha #define __LS2_QDS_H
9*44937214SPrabhakar Kushwaha 
10*44937214SPrabhakar Kushwaha #include "ls2080a_common.h"
11*44937214SPrabhakar Kushwaha 
12*44937214SPrabhakar Kushwaha #define CONFIG_DISPLAY_BOARDINFO
13*44937214SPrabhakar Kushwaha 
14*44937214SPrabhakar Kushwaha #ifndef __ASSEMBLY__
15*44937214SPrabhakar Kushwaha unsigned long get_board_sys_clk(void);
16*44937214SPrabhakar Kushwaha unsigned long get_board_ddr_clk(void);
17*44937214SPrabhakar Kushwaha #endif
18*44937214SPrabhakar Kushwaha 
19*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_CLK
20*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
21*44937214SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ		get_board_ddr_clk()
22*44937214SPrabhakar Kushwaha #define COUNTER_FREQUENCY_REAL		(CONFIG_SYS_CLK_FREQ/4)
23*44937214SPrabhakar Kushwaha 
24*44937214SPrabhakar Kushwaha #define CONFIG_DDR_SPD
25*44937214SPrabhakar Kushwaha #define CONFIG_DDR_ECC
26*44937214SPrabhakar Kushwaha #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
27*44937214SPrabhakar Kushwaha #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
28*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS1	0x51
29*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS2	0x52
30*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS3	0x53
31*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS4	0x54
32*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS5	0x55
33*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS6	0x56	/* dummy address */
34*44937214SPrabhakar Kushwaha #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
35*44937214SPrabhakar Kushwaha #define CONFIG_SYS_SPD_BUS_NUM	0	/* SPD on I2C bus 0 */
36*44937214SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR		2
37*44937214SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL		4
38*44937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
39*44937214SPrabhakar Kushwaha #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR	1
40*44937214SPrabhakar Kushwaha #endif
41*44937214SPrabhakar Kushwaha #define CONFIG_FSL_DDR_BIST	/* enable built-in memory test */
42*44937214SPrabhakar Kushwaha 
43*44937214SPrabhakar Kushwaha /* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
44*44937214SPrabhakar Kushwaha 
45*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
46*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128*1024*1024)
47*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK_EARLY	IFC_AMASK(64*1024*1024)
48*44937214SPrabhakar Kushwaha 
49*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR					\
50*44937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)		| \
51*44937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
52*44937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
53*44937214SPrabhakar Kushwaha 	CSPR_V)
54*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EARLY				\
55*44937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)	| \
56*44937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
57*44937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
58*44937214SPrabhakar Kushwaha 	CSPR_V)
59*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR1_CSPR					\
60*44937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS)		| \
61*44937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
62*44937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
63*44937214SPrabhakar Kushwaha 	CSPR_V)
64*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR1_CSPR_EARLY				\
65*44937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY)	| \
66*44937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
67*44937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
68*44937214SPrabhakar Kushwaha 	CSPR_V)
69*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(12)
70*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
71*44937214SPrabhakar Kushwaha 				FTIM0_NOR_TEADC(0x5) | \
72*44937214SPrabhakar Kushwaha 				FTIM0_NOR_TEAHC(0x5))
73*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
74*44937214SPrabhakar Kushwaha 				FTIM1_NOR_TRAD_NOR(0x1a) |\
75*44937214SPrabhakar Kushwaha 				FTIM1_NOR_TSEQRAD_NOR(0x13))
76*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
77*44937214SPrabhakar Kushwaha 				FTIM2_NOR_TCH(0x4) | \
78*44937214SPrabhakar Kushwaha 				FTIM2_NOR_TWPH(0x0E) | \
79*44937214SPrabhakar Kushwaha 				FTIM2_NOR_TWP(0x1c))
80*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3	0x04000000
81*44937214SPrabhakar Kushwaha #define CONFIG_SYS_IFC_CCR	0x01000000
82*44937214SPrabhakar Kushwaha 
83*44937214SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH
84*44937214SPrabhakar Kushwaha #define CONFIG_FLASH_CFI_DRIVER
85*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_CFI
86*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
87*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_QUIET_TEST
88*44937214SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
89*44937214SPrabhakar Kushwaha 
90*44937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
91*44937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
92*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
93*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
94*44937214SPrabhakar Kushwaha 
95*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO
96*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE,\
97*44937214SPrabhakar Kushwaha 					 CONFIG_SYS_FLASH_BASE + 0x40000000}
98*44937214SPrabhakar Kushwaha #endif
99*44937214SPrabhakar Kushwaha 
100*44937214SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC
101*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS	256
102*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE	2
103*44937214SPrabhakar Kushwaha 
104*44937214SPrabhakar Kushwaha 
105*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
106*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
107*44937214SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
108*44937214SPrabhakar Kushwaha 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
109*44937214SPrabhakar Kushwaha 				| CSPR_V)
110*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
111*44937214SPrabhakar Kushwaha 
112*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
113*44937214SPrabhakar Kushwaha 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
114*44937214SPrabhakar Kushwaha 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
115*44937214SPrabhakar Kushwaha 				| CSOR_NAND_RAL_3	/* RAL = 3Byes */ \
116*44937214SPrabhakar Kushwaha 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
117*44937214SPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
118*44937214SPrabhakar Kushwaha 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
119*44937214SPrabhakar Kushwaha 
120*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_ONFI_DETECTION
121*44937214SPrabhakar Kushwaha 
122*44937214SPrabhakar Kushwaha /* ONFI NAND Flash mode0 Timing Params */
123*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
124*44937214SPrabhakar Kushwaha 					FTIM0_NAND_TWP(0x18)   | \
125*44937214SPrabhakar Kushwaha 					FTIM0_NAND_TWCHT(0x07) | \
126*44937214SPrabhakar Kushwaha 					FTIM0_NAND_TWH(0x0a))
127*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
128*44937214SPrabhakar Kushwaha 					FTIM1_NAND_TWBE(0x39)  | \
129*44937214SPrabhakar Kushwaha 					FTIM1_NAND_TRR(0x0e)   | \
130*44937214SPrabhakar Kushwaha 					FTIM1_NAND_TRP(0x18))
131*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
132*44937214SPrabhakar Kushwaha 					FTIM2_NAND_TREH(0x0a) | \
133*44937214SPrabhakar Kushwaha 					FTIM2_NAND_TWHRE(0x1e))
134*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3		0x0
135*44937214SPrabhakar Kushwaha 
136*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
137*44937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE	1
138*44937214SPrabhakar Kushwaha #define CONFIG_MTD_NAND_VERIFY_WRITE
139*44937214SPrabhakar Kushwaha #define CONFIG_CMD_NAND
140*44937214SPrabhakar Kushwaha 
141*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
142*44937214SPrabhakar Kushwaha 
143*44937214SPrabhakar Kushwaha #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
144*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SWITCH		0x06
145*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_MASK		0x0f
146*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_SHIFT		0
147*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_DFLTBANK		0x00
148*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_ALTBANK		0x04
149*44937214SPrabhakar Kushwaha #define QIXIS_LBMAP_NAND		0x09
150*44937214SPrabhakar Kushwaha #define QIXIS_RST_CTL_RESET		0x31
151*44937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
152*44937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
153*44937214SPrabhakar Kushwaha #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
154*44937214SPrabhakar Kushwaha #define QIXIS_RCW_SRC_NAND		0x107
155*44937214SPrabhakar Kushwaha #define	QIXIS_RST_FORCE_MEM		0x01
156*44937214SPrabhakar Kushwaha 
157*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_EXT	(0x0)
158*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
159*44937214SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 \
160*44937214SPrabhakar Kushwaha 				| CSPR_MSEL_GPCM \
161*44937214SPrabhakar Kushwaha 				| CSPR_V)
162*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR3_FINAL	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
163*44937214SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 \
164*44937214SPrabhakar Kushwaha 				| CSPR_MSEL_GPCM \
165*44937214SPrabhakar Kushwaha 				| CSPR_V)
166*44937214SPrabhakar Kushwaha 
167*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK3	IFC_AMASK(64*1024)
168*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR3	CSOR_GPCM_ADM_SHIFT(12)
169*44937214SPrabhakar Kushwaha /* QIXIS Timing parameters for IFC CS3 */
170*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
171*44937214SPrabhakar Kushwaha 					FTIM0_GPCM_TEADC(0x0e) | \
172*44937214SPrabhakar Kushwaha 					FTIM0_GPCM_TEAHC(0x0e))
173*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
174*44937214SPrabhakar Kushwaha 					FTIM1_GPCM_TRAD(0x3f))
175*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
176*44937214SPrabhakar Kushwaha 					FTIM2_GPCM_TCH(0xf) | \
177*44937214SPrabhakar Kushwaha 					FTIM2_GPCM_TWP(0x3E))
178*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS3_FTIM3		0x0
179*44937214SPrabhakar Kushwaha 
180*44937214SPrabhakar Kushwaha #if defined(CONFIG_SPL) && defined(CONFIG_NAND)
181*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
182*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR_EARLY
183*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_FINAL		CONFIG_SYS_NOR0_CSPR
184*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
185*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
186*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
187*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
188*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
189*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
190*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
191*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR_EARLY
192*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_FINAL		CONFIG_SYS_NOR1_CSPR
193*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK_EARLY
194*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2_FINAL		CONFIG_SYS_NOR_AMASK
195*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
196*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
197*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
198*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
199*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
200*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
201*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
202*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
203*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
204*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
205*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
206*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
207*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
208*44937214SPrabhakar Kushwaha 
209*44937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_NAND
210*44937214SPrabhakar Kushwaha #define CONFIG_ENV_OFFSET		(896 * 1024)
211*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE		0x20000
212*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
213*44937214SPrabhakar Kushwaha #define CONFIG_SPL_PAD_TO		0x20000
214*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 * 1024)
215*44937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_U_BOOT_SIZE	(512 * 1024)
216*44937214SPrabhakar Kushwaha #else
217*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
218*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR_EARLY
219*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_FINAL		CONFIG_SYS_NOR0_CSPR
220*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
221*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
222*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
223*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
224*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
225*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
226*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
227*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR_EARLY
228*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_FINAL		CONFIG_SYS_NOR1_CSPR
229*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK_EARLY
230*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1_FINAL		CONFIG_SYS_NOR_AMASK
231*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
232*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
233*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
234*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
235*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
236*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
237*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
238*44937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
239*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
240*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
241*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
242*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
243*44937214SPrabhakar Kushwaha #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
244*44937214SPrabhakar Kushwaha 
245*44937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_IN_FLASH
246*44937214SPrabhakar Kushwaha #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x200000)
247*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SECT_SIZE		0x20000
248*44937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x2000
249*44937214SPrabhakar Kushwaha #endif
250*44937214SPrabhakar Kushwaha 
251*44937214SPrabhakar Kushwaha /* Debug Server firmware */
252*44937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
253*44937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR	0x580D00000ULL
254*44937214SPrabhakar Kushwaha 
255*44937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
256*44937214SPrabhakar Kushwaha 
257*44937214SPrabhakar Kushwaha /*
258*44937214SPrabhakar Kushwaha  * I2C
259*44937214SPrabhakar Kushwaha  */
260*44937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR		0x77
261*44937214SPrabhakar Kushwaha #define I2C_MUX_PCA_ADDR_PRI		0x77 /* Primary Mux*/
262*44937214SPrabhakar Kushwaha 
263*44937214SPrabhakar Kushwaha /* I2C bus multiplexer */
264*44937214SPrabhakar Kushwaha #define I2C_MUX_CH_DEFAULT      0x8
265*44937214SPrabhakar Kushwaha 
266*44937214SPrabhakar Kushwaha /* SPI */
267*44937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_DSPI
268*44937214SPrabhakar Kushwaha #define CONFIG_CMD_SF
269*44937214SPrabhakar Kushwaha #define CONFIG_SPI_FLASH
270*44937214SPrabhakar Kushwaha #endif
271*44937214SPrabhakar Kushwaha 
272*44937214SPrabhakar Kushwaha /*
273*44937214SPrabhakar Kushwaha  * MMC
274*44937214SPrabhakar Kushwaha  */
275*44937214SPrabhakar Kushwaha #ifdef CONFIG_MMC
276*44937214SPrabhakar Kushwaha #define CONFIG_ESDHC_DETECT_QUIRK ((readb(QIXIS_BASE + QIXIS_STAT_PRES1) & \
277*44937214SPrabhakar Kushwaha 	QIXIS_SDID_MASK) != QIXIS_ESDHC_NO_ADAPTER)
278*44937214SPrabhakar Kushwaha #endif
279*44937214SPrabhakar Kushwaha 
280*44937214SPrabhakar Kushwaha /*
281*44937214SPrabhakar Kushwaha  * RTC configuration
282*44937214SPrabhakar Kushwaha  */
283*44937214SPrabhakar Kushwaha #define RTC
284*44937214SPrabhakar Kushwaha #define CONFIG_RTC_DS3231               1
285*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_RTC_ADDR         0x68
286*44937214SPrabhakar Kushwaha #define CONFIG_CMD_DATE
287*44937214SPrabhakar Kushwaha 
288*44937214SPrabhakar Kushwaha /* EEPROM */
289*44937214SPrabhakar Kushwaha #define CONFIG_ID_EEPROM
290*44937214SPrabhakar Kushwaha #define CONFIG_CMD_EEPROM
291*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_NXID
292*44937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_BUS_NUM	0
293*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
294*44937214SPrabhakar Kushwaha #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
295*44937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
296*44937214SPrabhakar Kushwaha #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
297*44937214SPrabhakar Kushwaha 
298*44937214SPrabhakar Kushwaha #define CONFIG_FSL_MEMAC
299*44937214SPrabhakar Kushwaha #define CONFIG_PCI		/* Enable PCIE */
300*44937214SPrabhakar Kushwaha #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
301*44937214SPrabhakar Kushwaha 
302*44937214SPrabhakar Kushwaha #ifdef CONFIG_PCI
303*44937214SPrabhakar Kushwaha #define CONFIG_PCI_PNP
304*44937214SPrabhakar Kushwaha #define CONFIG_PCI_SCAN_SHOW
305*44937214SPrabhakar Kushwaha #define CONFIG_CMD_PCI
306*44937214SPrabhakar Kushwaha #endif
307*44937214SPrabhakar Kushwaha 
308*44937214SPrabhakar Kushwaha /*  MMC  */
309*44937214SPrabhakar Kushwaha #define CONFIG_MMC
310*44937214SPrabhakar Kushwaha #ifdef CONFIG_MMC
311*44937214SPrabhakar Kushwaha #define CONFIG_CMD_MMC
312*44937214SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC
313*44937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
314*44937214SPrabhakar Kushwaha #define CONFIG_GENERIC_MMC
315*44937214SPrabhakar Kushwaha #define CONFIG_CMD_FAT
316*44937214SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION
317*44937214SPrabhakar Kushwaha #endif
318*44937214SPrabhakar Kushwaha 
319*44937214SPrabhakar Kushwaha /* Initial environment variables */
320*44937214SPrabhakar Kushwaha #undef CONFIG_EXTRA_ENV_SETTINGS
321*44937214SPrabhakar Kushwaha #define CONFIG_EXTRA_ENV_SETTINGS		\
322*44937214SPrabhakar Kushwaha 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
323*44937214SPrabhakar Kushwaha 	"loadaddr=0x80100000\0"			\
324*44937214SPrabhakar Kushwaha 	"kernel_addr=0x100000\0"		\
325*44937214SPrabhakar Kushwaha 	"ramdisk_addr=0x800000\0"		\
326*44937214SPrabhakar Kushwaha 	"ramdisk_size=0x2000000\0"		\
327*44937214SPrabhakar Kushwaha 	"fdt_high=0xa0000000\0"			\
328*44937214SPrabhakar Kushwaha 	"initrd_high=0xffffffffffffffff\0"	\
329*44937214SPrabhakar Kushwaha 	"kernel_start=0x581100000\0"		\
330*44937214SPrabhakar Kushwaha 	"kernel_load=0xa0000000\0"		\
331*44937214SPrabhakar Kushwaha 	"kernel_size=0x28000000\0"
332*44937214SPrabhakar Kushwaha 
333*44937214SPrabhakar Kushwaha #ifdef CONFIG_FSL_MC_ENET
334*44937214SPrabhakar Kushwaha #define CONFIG_FSL_MEMAC
335*44937214SPrabhakar Kushwaha #define	CONFIG_PHYLIB
336*44937214SPrabhakar Kushwaha #define CONFIG_PHYLIB_10G
337*44937214SPrabhakar Kushwaha #define	CONFIG_CMD_MII
338*44937214SPrabhakar Kushwaha #define CONFIG_PHY_VITESSE
339*44937214SPrabhakar Kushwaha #define CONFIG_PHY_REALTEK
340*44937214SPrabhakar Kushwaha #define CONFIG_PHY_TERANETICS
341*44937214SPrabhakar Kushwaha #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
342*44937214SPrabhakar Kushwaha #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
343*44937214SPrabhakar Kushwaha #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
344*44937214SPrabhakar Kushwaha #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
345*44937214SPrabhakar Kushwaha 
346*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
347*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
348*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
349*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
350*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
351*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
352*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
353*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
354*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
355*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
356*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
357*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
358*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
359*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
360*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
361*44937214SPrabhakar Kushwaha #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
362*44937214SPrabhakar Kushwaha 
363*44937214SPrabhakar Kushwaha #define CONFIG_MII		/* MII PHY management */
364*44937214SPrabhakar Kushwaha #define CONFIG_ETHPRIME		"DPNI1"
365*44937214SPrabhakar Kushwaha #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
366*44937214SPrabhakar Kushwaha 
367*44937214SPrabhakar Kushwaha #endif
368*44937214SPrabhakar Kushwaha 
369*44937214SPrabhakar Kushwaha /*
370*44937214SPrabhakar Kushwaha  * USB
371*44937214SPrabhakar Kushwaha  */
372*44937214SPrabhakar Kushwaha #define CONFIG_HAS_FSL_XHCI_USB
373*44937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI
374*44937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI_FSL
375*44937214SPrabhakar Kushwaha #define CONFIG_USB_XHCI_DWC3
376*44937214SPrabhakar Kushwaha #define CONFIG_USB_MAX_CONTROLLER_COUNT		2
377*44937214SPrabhakar Kushwaha #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS	2
378*44937214SPrabhakar Kushwaha #define CONFIG_CMD_USB
379*44937214SPrabhakar Kushwaha #define CONFIG_USB_STORAGE
380*44937214SPrabhakar Kushwaha #define CONFIG_CMD_EXT2
381*44937214SPrabhakar Kushwaha 
382*44937214SPrabhakar Kushwaha #endif /* __LS2_QDS_H */
383