144937214SPrabhakar Kushwaha /* 244937214SPrabhakar Kushwaha * Copyright (C) 2014 Freescale Semiconductor 344937214SPrabhakar Kushwaha * 444937214SPrabhakar Kushwaha * SPDX-License-Identifier: GPL-2.0+ 544937214SPrabhakar Kushwaha */ 644937214SPrabhakar Kushwaha 744937214SPrabhakar Kushwaha #ifndef __LS2_SIMU_H 844937214SPrabhakar Kushwaha #define __LS2_SIMU_H 944937214SPrabhakar Kushwaha 1044937214SPrabhakar Kushwaha #include "ls2080a_common.h" 1144937214SPrabhakar Kushwaha 1244937214SPrabhakar Kushwaha #define CONFIG_IDENT_STRING " LS2080A-SIMU" 1344937214SPrabhakar Kushwaha 1444937214SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ 100000000 1544937214SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ 133333333 1644937214SPrabhakar Kushwaha 1744937214SPrabhakar Kushwaha #define CONFIG_SYS_MXC_I2C1_SPEED 40000000 1844937214SPrabhakar Kushwaha #define CONFIG_SYS_MXC_I2C2_SPEED 40000000 1944937214SPrabhakar Kushwaha 2044937214SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR 1 2144937214SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL 4 2244937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR 2344937214SPrabhakar Kushwaha #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1 2444937214SPrabhakar Kushwaha #endif 2544937214SPrabhakar Kushwaha 2644937214SPrabhakar Kushwaha /* SMSC 91C111 ethernet configuration */ 2744937214SPrabhakar Kushwaha #define CONFIG_SMC91111 2844937214SPrabhakar Kushwaha #define CONFIG_SMC91111_BASE (0x2210000) 2944937214SPrabhakar Kushwaha 3044937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 3144937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 3244937214SPrabhakar Kushwaha 33*82d13340SYuan Yao #ifndef CONFIG_SYS_NO_FLASH 34*82d13340SYuan Yao #define CONFIG_FLASH_CFI_DRIVER 35*82d13340SYuan Yao #define CONFIG_SYS_FLASH_CFI 36*82d13340SYuan Yao #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 37*82d13340SYuan Yao #define CONFIG_SYS_FLASH_QUIET_TEST 38*82d13340SYuan Yao #endif 39*82d13340SYuan Yao 4044937214SPrabhakar Kushwaha /* 4144937214SPrabhakar Kushwaha * NOR Flash Timing Params 4244937214SPrabhakar Kushwaha */ 4344937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR \ 4444937214SPrabhakar Kushwaha (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 4544937214SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 4644937214SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 4744937214SPrabhakar Kushwaha CSPR_V) 4844937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EARLY \ 4944937214SPrabhakar Kushwaha (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \ 5044937214SPrabhakar Kushwaha CSPR_PORT_SIZE_16 | \ 5144937214SPrabhakar Kushwaha CSPR_MSEL_NOR | \ 5244937214SPrabhakar Kushwaha CSPR_V) 5344937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12) 5444937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \ 5544937214SPrabhakar Kushwaha FTIM0_NOR_TEADC(0x1) | \ 5644937214SPrabhakar Kushwaha FTIM0_NOR_TEAHC(0x1)) 5744937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \ 5844937214SPrabhakar Kushwaha FTIM1_NOR_TRAD_NOR(0x1)) 5944937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \ 6044937214SPrabhakar Kushwaha FTIM2_NOR_TCH(0x0) | \ 6144937214SPrabhakar Kushwaha FTIM2_NOR_TWP(0x1)) 6244937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3 0x04000000 6344937214SPrabhakar Kushwaha #define CONFIG_SYS_IFC_CCR 0x01000000 6444937214SPrabhakar Kushwaha 6544937214SPrabhakar Kushwaha #ifndef CONFIG_SYS_NO_FLASH 6644937214SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 6744937214SPrabhakar Kushwaha 6844937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 6944937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 7044937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 7144937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 7244937214SPrabhakar Kushwaha 7344937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO 7444937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 7544937214SPrabhakar Kushwaha #endif 7644937214SPrabhakar Kushwaha 7744937214SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC 7844937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS 256 7944937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE 2 8044937214SPrabhakar Kushwaha 8144937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 8244937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 8344937214SPrabhakar Kushwaha | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 8444937214SPrabhakar Kushwaha | CSPR_MSEL_NAND /* MSEL = NAND */ \ 8544937214SPrabhakar Kushwaha | CSPR_V) 8644937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) 8744937214SPrabhakar Kushwaha 8844937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 8944937214SPrabhakar Kushwaha | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 9044937214SPrabhakar Kushwaha | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 9144937214SPrabhakar Kushwaha | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ 9244937214SPrabhakar Kushwaha | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 9344937214SPrabhakar Kushwaha | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 9444937214SPrabhakar Kushwaha | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 9544937214SPrabhakar Kushwaha 9644937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_ONFI_DETECTION 9744937214SPrabhakar Kushwaha 9844937214SPrabhakar Kushwaha /* ONFI NAND Flash mode0 Timing Params */ 9944937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ 10044937214SPrabhakar Kushwaha FTIM0_NAND_TWP(0x18) | \ 10144937214SPrabhakar Kushwaha FTIM0_NAND_TWCHT(0x07) | \ 10244937214SPrabhakar Kushwaha FTIM0_NAND_TWH(0x0a)) 10344937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 10444937214SPrabhakar Kushwaha FTIM1_NAND_TWBE(0x39) | \ 10544937214SPrabhakar Kushwaha FTIM1_NAND_TRR(0x0e) | \ 10644937214SPrabhakar Kushwaha FTIM1_NAND_TRP(0x18)) 10744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ 10844937214SPrabhakar Kushwaha FTIM2_NAND_TREH(0x0a) | \ 10944937214SPrabhakar Kushwaha FTIM2_NAND_TWHRE(0x1e)) 11044937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3 0x0 11144937214SPrabhakar Kushwaha 11244937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 11344937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE 1 11444937214SPrabhakar Kushwaha #define CONFIG_MTD_NAND_VERIFY_WRITE 11544937214SPrabhakar Kushwaha #define CONFIG_CMD_NAND 11644937214SPrabhakar Kushwaha 11744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 11844937214SPrabhakar Kushwaha 11944937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 12044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY 12144937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR 12244937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 12344937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 12444937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 12544937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 12644937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 12744937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 12844937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 12944937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 13044937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 13144937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 13244937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 13344937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 13444937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 13544937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 13644937214SPrabhakar Kushwaha 13744937214SPrabhakar Kushwaha /* MMC */ 13844937214SPrabhakar Kushwaha #define CONFIG_MMC 13944937214SPrabhakar Kushwaha #ifdef CONFIG_MMC 14044937214SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC 14144937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 14244937214SPrabhakar Kushwaha #define CONFIG_GENERIC_MMC 14344937214SPrabhakar Kushwaha #define CONFIG_DOS_PARTITION 14444937214SPrabhakar Kushwaha #endif 14544937214SPrabhakar Kushwaha 14644937214SPrabhakar Kushwaha /* Debug Server firmware */ 14744937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR 14844937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580C00000ULL 14944937214SPrabhakar Kushwaha 15044937214SPrabhakar Kushwaha /* MC firmware */ 15144937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_FW_IN_NOR 15244937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_FW_ADDR 0x580200000ULL 15344937214SPrabhakar Kushwaha 15444937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPL_IN_NOR 15544937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPL_ADDR 0x5806C0000ULL 15644937214SPrabhakar Kushwaha 15744937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPC_IN_NOR 15844937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPC_ADDR 0x5806F8000ULL 15944937214SPrabhakar Kushwaha 16044937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 200000 16144937214SPrabhakar Kushwaha 16244937214SPrabhakar Kushwaha /* Store environment at top of flash */ 16344937214SPrabhakar Kushwaha #define CONFIG_ENV_IS_NOWHERE 1 16444937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE 0x1000 16544937214SPrabhakar Kushwaha 16644937214SPrabhakar Kushwaha #endif /* __LS2_SIMU_H */ 167