xref: /rk3399_rockchip-uboot/include/configs/ls2080a_simu.h (revision 8f1a80e99e4a838d1540cdb1d59ccc7785fe4618)
144937214SPrabhakar Kushwaha /*
244937214SPrabhakar Kushwaha  * Copyright (C) 2014 Freescale Semiconductor
344937214SPrabhakar Kushwaha  *
444937214SPrabhakar Kushwaha  * SPDX-License-Identifier:	GPL-2.0+
544937214SPrabhakar Kushwaha  */
644937214SPrabhakar Kushwaha 
744937214SPrabhakar Kushwaha #ifndef __LS2_SIMU_H
844937214SPrabhakar Kushwaha #define __LS2_SIMU_H
944937214SPrabhakar Kushwaha 
1044937214SPrabhakar Kushwaha #include "ls2080a_common.h"
1144937214SPrabhakar Kushwaha 
1244937214SPrabhakar Kushwaha #define CONFIG_SYS_CLK_FREQ	100000000
1344937214SPrabhakar Kushwaha #define CONFIG_DDR_CLK_FREQ	133333333
1444937214SPrabhakar Kushwaha 
1544937214SPrabhakar Kushwaha #define CONFIG_SYS_MXC_I2C1_SPEED	40000000
1644937214SPrabhakar Kushwaha #define CONFIG_SYS_MXC_I2C2_SPEED	40000000
1744937214SPrabhakar Kushwaha 
1844937214SPrabhakar Kushwaha #define CONFIG_DIMM_SLOTS_PER_CTLR		1
1944937214SPrabhakar Kushwaha #define CONFIG_CHIP_SELECTS_PER_CTRL		4
2044937214SPrabhakar Kushwaha #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
2144937214SPrabhakar Kushwaha #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR	1
2244937214SPrabhakar Kushwaha #endif
2344937214SPrabhakar Kushwaha 
2444937214SPrabhakar Kushwaha /* SMSC 91C111 ethernet configuration */
2544937214SPrabhakar Kushwaha #define CONFIG_SMC91111
2644937214SPrabhakar Kushwaha #define CONFIG_SMC91111_BASE	(0x2210000)
2744937214SPrabhakar Kushwaha 
2844937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
2944937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128*1024*1024)
3044937214SPrabhakar Kushwaha 
31*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
3282d13340SYuan Yao #define CONFIG_FLASH_CFI_DRIVER
3382d13340SYuan Yao #define CONFIG_SYS_FLASH_CFI
3482d13340SYuan Yao #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
3582d13340SYuan Yao #define CONFIG_SYS_FLASH_QUIET_TEST
3682d13340SYuan Yao #endif
3782d13340SYuan Yao 
3844937214SPrabhakar Kushwaha /*
3944937214SPrabhakar Kushwaha  * NOR Flash Timing Params
4044937214SPrabhakar Kushwaha  */
4144937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR					\
4244937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)		| \
4344937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
4444937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
4544937214SPrabhakar Kushwaha 	CSPR_V)
4644937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR0_CSPR_EARLY				\
4744937214SPrabhakar Kushwaha 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)	| \
4844937214SPrabhakar Kushwaha 	CSPR_PORT_SIZE_16					| \
4944937214SPrabhakar Kushwaha 	CSPR_MSEL_NOR						| \
5044937214SPrabhakar Kushwaha 	CSPR_V)
5144937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(12)
5244937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x1) | \
5344937214SPrabhakar Kushwaha 				FTIM0_NOR_TEADC(0x1) | \
5444937214SPrabhakar Kushwaha 				FTIM0_NOR_TEAHC(0x1))
5544937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x1) | \
5644937214SPrabhakar Kushwaha 				FTIM1_NOR_TRAD_NOR(0x1))
5744937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x0) | \
5844937214SPrabhakar Kushwaha 				FTIM2_NOR_TCH(0x0) | \
5944937214SPrabhakar Kushwaha 				FTIM2_NOR_TWP(0x1))
6044937214SPrabhakar Kushwaha #define CONFIG_SYS_NOR_FTIM3	0x04000000
6144937214SPrabhakar Kushwaha #define CONFIG_SYS_IFC_CCR	0x01000000
6244937214SPrabhakar Kushwaha 
63*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
6444937214SPrabhakar Kushwaha #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
6544937214SPrabhakar Kushwaha 
6644937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
6744937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
6844937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
6944937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
7044937214SPrabhakar Kushwaha 
7144937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_EMPTY_INFO
7244937214SPrabhakar Kushwaha #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
7344937214SPrabhakar Kushwaha #endif
7444937214SPrabhakar Kushwaha 
7544937214SPrabhakar Kushwaha #define CONFIG_NAND_FSL_IFC
7644937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_ECCPOS	256
7744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_MAX_OOBFREE	2
7844937214SPrabhakar Kushwaha 
7944937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
8044937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
8144937214SPrabhakar Kushwaha 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
8244937214SPrabhakar Kushwaha 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
8344937214SPrabhakar Kushwaha 				| CSPR_V)
8444937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
8544937214SPrabhakar Kushwaha 
8644937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
8744937214SPrabhakar Kushwaha 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
8844937214SPrabhakar Kushwaha 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
8944937214SPrabhakar Kushwaha 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
9044937214SPrabhakar Kushwaha 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
9144937214SPrabhakar Kushwaha 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
9244937214SPrabhakar Kushwaha 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
9344937214SPrabhakar Kushwaha 
9444937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_ONFI_DETECTION
9544937214SPrabhakar Kushwaha 
9644937214SPrabhakar Kushwaha /* ONFI NAND Flash mode0 Timing Params */
9744937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
9844937214SPrabhakar Kushwaha 					FTIM0_NAND_TWP(0x18)   | \
9944937214SPrabhakar Kushwaha 					FTIM0_NAND_TWCHT(0x07) | \
10044937214SPrabhakar Kushwaha 					FTIM0_NAND_TWH(0x0a))
10144937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
10244937214SPrabhakar Kushwaha 					FTIM1_NAND_TWBE(0x39)  | \
10344937214SPrabhakar Kushwaha 					FTIM1_NAND_TRR(0x0e)   | \
10444937214SPrabhakar Kushwaha 					FTIM1_NAND_TRP(0x18))
10544937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
10644937214SPrabhakar Kushwaha 					FTIM2_NAND_TREH(0x0a) | \
10744937214SPrabhakar Kushwaha 					FTIM2_NAND_TWHRE(0x1e))
10844937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_FTIM3		0x0
10944937214SPrabhakar Kushwaha 
11044937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
11144937214SPrabhakar Kushwaha #define CONFIG_SYS_MAX_NAND_DEVICE	1
11244937214SPrabhakar Kushwaha #define CONFIG_MTD_NAND_VERIFY_WRITE
11344937214SPrabhakar Kushwaha 
11444937214SPrabhakar Kushwaha #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
11544937214SPrabhakar Kushwaha 
11644937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
11744937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR_EARLY
11844937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR0_FINAL		CONFIG_SYS_NOR0_CSPR
11944937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
12044937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
12144937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
12244937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
12344937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
12444937214SPrabhakar Kushwaha #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
12544937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
12644937214SPrabhakar Kushwaha #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
12744937214SPrabhakar Kushwaha #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
12844937214SPrabhakar Kushwaha #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
12944937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
13044937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
13144937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
13244937214SPrabhakar Kushwaha #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
13344937214SPrabhakar Kushwaha 
13444937214SPrabhakar Kushwaha /*  MMC  */
13544937214SPrabhakar Kushwaha #ifdef CONFIG_MMC
13644937214SPrabhakar Kushwaha #define CONFIG_FSL_ESDHC
13744937214SPrabhakar Kushwaha #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
13844937214SPrabhakar Kushwaha #endif
13944937214SPrabhakar Kushwaha 
14044937214SPrabhakar Kushwaha /* Debug Server firmware */
14144937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
14244937214SPrabhakar Kushwaha #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR	0x580C00000ULL
14344937214SPrabhakar Kushwaha 
14444937214SPrabhakar Kushwaha /* MC firmware */
14544937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPL_IN_NOR
14644937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPL_ADDR	0x5806C0000ULL
14744937214SPrabhakar Kushwaha 
14844937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPC_IN_NOR
14944937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_DPC_ADDR	0x5806F8000ULL
15044937214SPrabhakar Kushwaha 
15144937214SPrabhakar Kushwaha #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 200000
15244937214SPrabhakar Kushwaha 
15344937214SPrabhakar Kushwaha /* Store environment at top of flash */
15444937214SPrabhakar Kushwaha #define CONFIG_ENV_SIZE			0x1000
15544937214SPrabhakar Kushwaha 
15644937214SPrabhakar Kushwaha #endif /* __LS2_SIMU_H */
157