1dd02936fSMingkai Hu /* 2dd02936fSMingkai Hu * Copyright 2016 Freescale Semiconductor 3dd02936fSMingkai Hu * 4dd02936fSMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 5dd02936fSMingkai Hu */ 6dd02936fSMingkai Hu 7dd02936fSMingkai Hu #ifndef __LS1046A_COMMON_H 8dd02936fSMingkai Hu #define __LS1046A_COMMON_H 9dd02936fSMingkai Hu 10*a52ff334SSumit Garg /* SPL build */ 11*a52ff334SSumit Garg #ifdef CONFIG_SPL_BUILD 12*a52ff334SSumit Garg #define SPL_NO_QBMAN 13*a52ff334SSumit Garg #define SPL_NO_FMAN 14*a52ff334SSumit Garg #define SPL_NO_ENV 15*a52ff334SSumit Garg #define SPL_NO_MISC 16*a52ff334SSumit Garg #define SPL_NO_QSPI 17*a52ff334SSumit Garg #define SPL_NO_USB 18*a52ff334SSumit Garg #define SPL_NO_SATA 19*a52ff334SSumit Garg #endif 20*a52ff334SSumit Garg #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT)) 21*a52ff334SSumit Garg #define SPL_NO_MMC 22*a52ff334SSumit Garg #endif 23*a52ff334SSumit Garg #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT)) 24*a52ff334SSumit Garg #define SPL_NO_IFC 25*a52ff334SSumit Garg #endif 26*a52ff334SSumit Garg 27dd02936fSMingkai Hu #define CONFIG_REMAKE_ELF 28dd02936fSMingkai Hu #define CONFIG_FSL_LAYERSCAPE 29dd02936fSMingkai Hu #define CONFIG_MP 30dd02936fSMingkai Hu #define CONFIG_GICV2 31dd02936fSMingkai Hu 32dd02936fSMingkai Hu #include <asm/arch/config.h> 33b52a0507SBharat Bhushan #include <asm/arch/stream_id_lsch2.h> 34dd02936fSMingkai Hu 35dd02936fSMingkai Hu /* Link Definitions */ 36dd02936fSMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 37dd02936fSMingkai Hu 38dd02936fSMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD 39dd02936fSMingkai Hu 40dd02936fSMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT 41dd02936fSMingkai Hu 42dd02936fSMingkai Hu #define CONFIG_VERY_BIG_RAM 43dd02936fSMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 44dd02936fSMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 45dd02936fSMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 46dd02936fSMingkai Hu #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 47dd02936fSMingkai Hu 48dd02936fSMingkai Hu #define CPU_RELEASE_ADDR secondary_boot_func 49dd02936fSMingkai Hu 50dd02936fSMingkai Hu /* Generic Timer Definitions */ 51dd02936fSMingkai Hu #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 52dd02936fSMingkai Hu 53dd02936fSMingkai Hu /* Size of malloc() pool */ 54dd02936fSMingkai Hu #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 55dd02936fSMingkai Hu 56dd02936fSMingkai Hu /* Serial Port */ 57dd02936fSMingkai Hu #define CONFIG_CONS_INDEX 1 58dd02936fSMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 59dd02936fSMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 60904110c7SHou Zhiqiang #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) 61dd02936fSMingkai Hu 62dd02936fSMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 63dd02936fSMingkai Hu 64dd02936fSMingkai Hu /* SD boot SPL */ 65dd02936fSMingkai Hu #ifdef CONFIG_SD_BOOT 66dd02936fSMingkai Hu #define CONFIG_SPL_FRAMEWORK 67dd02936fSMingkai Hu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 68dd02936fSMingkai Hu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 69dd02936fSMingkai Hu #define CONFIG_SPL_LIBCOMMON_SUPPORT 70dd02936fSMingkai Hu #define CONFIG_SPL_LIBGENERIC_SUPPORT 71dd02936fSMingkai Hu #define CONFIG_SPL_ENV_SUPPORT 72dd02936fSMingkai Hu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 73dd02936fSMingkai Hu #define CONFIG_SPL_WATCHDOG_SUPPORT 74dd02936fSMingkai Hu #define CONFIG_SPL_I2C_SUPPORT 75dd02936fSMingkai Hu #define CONFIG_SPL_SERIAL_SUPPORT 76dd02936fSMingkai Hu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 77dd02936fSMingkai Hu 78dd02936fSMingkai Hu #define CONFIG_SPL_MMC_SUPPORT 79dd02936fSMingkai Hu #define CONFIG_SPL_TEXT_BASE 0x10000000 80dd02936fSMingkai Hu #define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */ 81dd02936fSMingkai Hu #define CONFIG_SPL_STACK 0x10020000 82dd02936fSMingkai Hu #define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */ 83dd02936fSMingkai Hu #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 84dd02936fSMingkai Hu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 85dd02936fSMingkai Hu #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ 86dd02936fSMingkai Hu CONFIG_SPL_BSS_MAX_SIZE) 87dd02936fSMingkai Hu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 88dd02936fSMingkai Hu #define CONFIG_SYS_MONITOR_LEN 0xa0000 89dd02936fSMingkai Hu #endif 90dd02936fSMingkai Hu 91126fe70dSShaohui Xie /* NAND SPL */ 92126fe70dSShaohui Xie #ifdef CONFIG_NAND_BOOT 93126fe70dSShaohui Xie #define CONFIG_SPL_PBL_PAD 94126fe70dSShaohui Xie #define CONFIG_SPL_FRAMEWORK 95126fe70dSShaohui Xie #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 96126fe70dSShaohui Xie #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 97126fe70dSShaohui Xie #define CONFIG_SPL_LIBCOMMON_SUPPORT 98126fe70dSShaohui Xie #define CONFIG_SPL_LIBGENERIC_SUPPORT 99126fe70dSShaohui Xie #define CONFIG_SPL_ENV_SUPPORT 100126fe70dSShaohui Xie #define CONFIG_SPL_WATCHDOG_SUPPORT 101126fe70dSShaohui Xie #define CONFIG_SPL_I2C_SUPPORT 102126fe70dSShaohui Xie #define CONFIG_SPL_SERIAL_SUPPORT 103126fe70dSShaohui Xie #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 104126fe70dSShaohui Xie 105126fe70dSShaohui Xie #define CONFIG_SPL_NAND_SUPPORT 106126fe70dSShaohui Xie #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 107126fe70dSShaohui Xie #define CONFIG_SPL_TEXT_BASE 0x10000000 108126fe70dSShaohui Xie #define CONFIG_SPL_MAX_SIZE 0x1d000 /* 116 KiB */ 109126fe70dSShaohui Xie #define CONFIG_SPL_STACK 0x1001f000 110126fe70dSShaohui Xie #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 111126fe70dSShaohui Xie #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 112126fe70dSShaohui Xie 113126fe70dSShaohui Xie #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 114126fe70dSShaohui Xie #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 115126fe70dSShaohui Xie #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ 116126fe70dSShaohui Xie CONFIG_SPL_BSS_MAX_SIZE) 117126fe70dSShaohui Xie #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 118126fe70dSShaohui Xie #define CONFIG_SYS_MONITOR_LEN 0xa0000 119126fe70dSShaohui Xie #endif 120126fe70dSShaohui Xie 121dd02936fSMingkai Hu /* I2C */ 122dd02936fSMingkai Hu #define CONFIG_SYS_I2C 123dd02936fSMingkai Hu #define CONFIG_SYS_I2C_MXC 124dd02936fSMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1 125dd02936fSMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2 126dd02936fSMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3 127dd02936fSMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4 128dd02936fSMingkai Hu 129dd02936fSMingkai Hu /* Command line configuration */ 130*a52ff334SSumit Garg #ifndef SPL_NO_ENV 131dd02936fSMingkai Hu #define CONFIG_CMD_ENV 132*a52ff334SSumit Garg #endif 133dd02936fSMingkai Hu 134dd02936fSMingkai Hu /* MMC */ 135*a52ff334SSumit Garg #ifndef SPL_NO_MMC 136dd02936fSMingkai Hu #ifdef CONFIG_MMC 137dd02936fSMingkai Hu #define CONFIG_FSL_ESDHC 138dd02936fSMingkai Hu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 139dd02936fSMingkai Hu #endif 140*a52ff334SSumit Garg #endif 141dd02936fSMingkai Hu 142*a52ff334SSumit Garg #ifndef SPL_NO_QBMAN 143dd02936fSMingkai Hu #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 144*a52ff334SSumit Garg #endif 145dd02936fSMingkai Hu 146dd02936fSMingkai Hu /* FMan ucode */ 147*a52ff334SSumit Garg #ifndef SPL_NO_FMAN 148dd02936fSMingkai Hu #define CONFIG_SYS_DPAA_FMAN 149dd02936fSMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN 150dd02936fSMingkai Hu #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 151*a52ff334SSumit Garg #endif 152dd02936fSMingkai Hu 153dd02936fSMingkai Hu #ifdef CONFIG_SD_BOOT 154dd02936fSMingkai Hu /* 155dd02936fSMingkai Hu * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 156dd02936fSMingkai Hu * about 1MB (2048 blocks), Env is stored after the image, and the env size is 157dd02936fSMingkai Hu * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820). 158dd02936fSMingkai Hu */ 159dd02936fSMingkai Hu #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 160dd02936fSMingkai Hu #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 161126fe70dSShaohui Xie #elif defined(CONFIG_QSPI_BOOT) 162dd02936fSMingkai Hu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 163dd02936fSMingkai Hu #define CONFIG_SYS_FMAN_FW_ADDR 0x40300000 164dd02936fSMingkai Hu #define CONFIG_ENV_SPI_BUS 0 165dd02936fSMingkai Hu #define CONFIG_ENV_SPI_CS 0 166dd02936fSMingkai Hu #define CONFIG_ENV_SPI_MAX_HZ 1000000 167dd02936fSMingkai Hu #define CONFIG_ENV_SPI_MODE 0x03 168126fe70dSShaohui Xie #elif defined(CONFIG_NAND_BOOT) 169126fe70dSShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 170126fe70dSShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE) 171126fe70dSShaohui Xie #else 172126fe70dSShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 173126fe70dSShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000 174dd02936fSMingkai Hu #endif 175dd02936fSMingkai Hu #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 176dd02936fSMingkai Hu #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 177dd02936fSMingkai Hu #endif 178dd02936fSMingkai Hu 179dd02936fSMingkai Hu /* Miscellaneous configurable options */ 180dd02936fSMingkai Hu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 181dd02936fSMingkai Hu 182dd02936fSMingkai Hu #define CONFIG_HWCONFIG 183dd02936fSMingkai Hu #define HWCONFIG_BUFFER_SIZE 128 184dd02936fSMingkai Hu 185*a52ff334SSumit Garg #ifndef SPL_NO_MISC 186dd02936fSMingkai Hu /* Initial environment variables */ 187dd02936fSMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 188dd02936fSMingkai Hu "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 189dd02936fSMingkai Hu "loadaddr=0x80100000\0" \ 190dd02936fSMingkai Hu "ramdisk_addr=0x800000\0" \ 191dd02936fSMingkai Hu "ramdisk_size=0x2000000\0" \ 192dd02936fSMingkai Hu "fdt_high=0xffffffffffffffff\0" \ 193dd02936fSMingkai Hu "initrd_high=0xffffffffffffffff\0" \ 194dd02936fSMingkai Hu "kernel_start=0x1000000\0" \ 195dd02936fSMingkai Hu "kernel_load=0xa0000000\0" \ 196dd02936fSMingkai Hu "kernel_size=0x2800000\0" \ 197dd02936fSMingkai Hu "console=ttyS0,115200\0" \ 198dd02936fSMingkai Hu MTDPARTS_DEFAULT "\0" 199dd02936fSMingkai Hu 200dd02936fSMingkai Hu #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 201dd02936fSMingkai Hu "earlycon=uart8250,mmio,0x21c0500 " \ 202dd02936fSMingkai Hu MTDPARTS_DEFAULT 203*a52ff334SSumit Garg #endif 204*a52ff334SSumit Garg 205dd02936fSMingkai Hu /* Monitor Command Prompt */ 206dd02936fSMingkai Hu #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 207dd02936fSMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 208dd02936fSMingkai Hu sizeof(CONFIG_SYS_PROMPT) + 16) 209dd02936fSMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 210dd02936fSMingkai Hu #define CONFIG_SYS_LONGHELP 211*a52ff334SSumit Garg 212*a52ff334SSumit Garg #ifndef SPL_NO_MISC 213dd02936fSMingkai Hu #define CONFIG_CMDLINE_EDITING 1 214*a52ff334SSumit Garg #endif 215*a52ff334SSumit Garg 216dd02936fSMingkai Hu #define CONFIG_AUTO_COMPLETE 217dd02936fSMingkai Hu #define CONFIG_SYS_MAXARGS 64 /* max command args */ 218dd02936fSMingkai Hu 219dd02936fSMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 220dd02936fSMingkai Hu 221dd02936fSMingkai Hu /* Hash command with SHA acceleration supported in hardware */ 222dd02936fSMingkai Hu #ifdef CONFIG_FSL_CAAM 223dd02936fSMingkai Hu #define CONFIG_CMD_HASH 224dd02936fSMingkai Hu #define CONFIG_SHA_HW_ACCEL 225dd02936fSMingkai Hu #endif 226dd02936fSMingkai Hu 227dd02936fSMingkai Hu #endif /* __LS1046A_COMMON_H */ 228