xref: /rk3399_rockchip-uboot/include/configs/ls1043ardb.h (revision f3a8e2b7d41ca9039e934b5a59899dd57c577fa3)
1*f3a8e2b7SMingkai Hu /*
2*f3a8e2b7SMingkai Hu  * Copyright 2015 Freescale Semiconductor
3*f3a8e2b7SMingkai Hu  *
4*f3a8e2b7SMingkai Hu  * SPDX-License-Identifier:	GPL-2.0+
5*f3a8e2b7SMingkai Hu  */
6*f3a8e2b7SMingkai Hu 
7*f3a8e2b7SMingkai Hu #ifndef __LS1043ARDB_H__
8*f3a8e2b7SMingkai Hu #define __LS1043ARDB_H__
9*f3a8e2b7SMingkai Hu 
10*f3a8e2b7SMingkai Hu #include "ls1043a_common.h"
11*f3a8e2b7SMingkai Hu 
12*f3a8e2b7SMingkai Hu #define CONFIG_DISPLAY_CPUINFO
13*f3a8e2b7SMingkai Hu #define CONFIG_DISPLAY_BOARDINFO
14*f3a8e2b7SMingkai Hu 
15*f3a8e2b7SMingkai Hu #define CONFIG_SYS_TEXT_BASE		0x60100000
16*f3a8e2b7SMingkai Hu 
17*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CLK_FREQ		100000000
18*f3a8e2b7SMingkai Hu #define CONFIG_DDR_CLK_FREQ		100000000
19*f3a8e2b7SMingkai Hu 
20*f3a8e2b7SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS
21*f3a8e2b7SMingkai Hu #define CONFIG_MISC_INIT_R
22*f3a8e2b7SMingkai Hu 
23*f3a8e2b7SMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR	1
24*f3a8e2b7SMingkai Hu /* Physical Memory Map */
25*f3a8e2b7SMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL	4
26*f3a8e2b7SMingkai Hu #define CONFIG_NR_DRAM_BANKS		1
27*f3a8e2b7SMingkai Hu 
28*f3a8e2b7SMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM		0
29*f3a8e2b7SMingkai Hu 
30*f3a8e2b7SMingkai Hu #define CONFIG_FSL_DDR_BIST
31*f3a8e2b7SMingkai Hu #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
32*f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING
33*f3a8e2b7SMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
34*f3a8e2b7SMingkai Hu #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
35*f3a8e2b7SMingkai Hu 
36*f3a8e2b7SMingkai Hu /*
37*f3a8e2b7SMingkai Hu  * NOR Flash Definitions
38*f3a8e2b7SMingkai Hu  */
39*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_CSPR_EXT		(0x0)
40*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128*1024*1024)
41*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_CSPR					\
42*f3a8e2b7SMingkai Hu 	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)		| \
43*f3a8e2b7SMingkai Hu 	CSPR_PORT_SIZE_16					| \
44*f3a8e2b7SMingkai Hu 	CSPR_MSEL_NOR						| \
45*f3a8e2b7SMingkai Hu 	CSPR_V)
46*f3a8e2b7SMingkai Hu 
47*f3a8e2b7SMingkai Hu /* NOR Flash Timing Params */
48*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
49*f3a8e2b7SMingkai Hu 					CSOR_NOR_TRHZ_80)
50*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x1) | \
51*f3a8e2b7SMingkai Hu 					FTIM0_NOR_TEADC(0x1) | \
52*f3a8e2b7SMingkai Hu 					FTIM0_NOR_TAVDS(0x0) | \
53*f3a8e2b7SMingkai Hu 					FTIM0_NOR_TEAHC(0xc))
54*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x1c) | \
55*f3a8e2b7SMingkai Hu 					FTIM1_NOR_TRAD_NOR(0xb) | \
56*f3a8e2b7SMingkai Hu 					FTIM1_NOR_TSEQRAD_NOR(0x9))
57*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x1) | \
58*f3a8e2b7SMingkai Hu 					FTIM2_NOR_TCH(0x4) | \
59*f3a8e2b7SMingkai Hu 					FTIM2_NOR_TWPH(0x8) | \
60*f3a8e2b7SMingkai Hu 					FTIM2_NOR_TWP(0x10))
61*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM3		0
62*f3a8e2b7SMingkai Hu #define CONFIG_SYS_IFC_CCR		0x01000000
63*f3a8e2b7SMingkai Hu 
64*f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
65*f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
66*f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
67*f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
68*f3a8e2b7SMingkai Hu 
69*f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO
70*f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
71*f3a8e2b7SMingkai Hu 
72*f3a8e2b7SMingkai Hu #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
73*f3a8e2b7SMingkai Hu #define CONFIG_SYS_WRITE_SWAPPED_DATA
74*f3a8e2b7SMingkai Hu 
75*f3a8e2b7SMingkai Hu /*
76*f3a8e2b7SMingkai Hu  * NAND Flash Definitions
77*f3a8e2b7SMingkai Hu  */
78*f3a8e2b7SMingkai Hu #define CONFIG_NAND_FSL_IFC
79*f3a8e2b7SMingkai Hu 
80*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BASE		0x7e800000
81*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
82*f3a8e2b7SMingkai Hu 
83*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
84*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
85*f3a8e2b7SMingkai Hu 				| CSPR_PORT_SIZE_8	\
86*f3a8e2b7SMingkai Hu 				| CSPR_MSEL_NAND	\
87*f3a8e2b7SMingkai Hu 				| CSPR_V)
88*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
89*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
90*f3a8e2b7SMingkai Hu 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
91*f3a8e2b7SMingkai Hu 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
92*f3a8e2b7SMingkai Hu 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
93*f3a8e2b7SMingkai Hu 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
94*f3a8e2b7SMingkai Hu 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */ \
95*f3a8e2b7SMingkai Hu 				| CSOR_NAND_PB(64))	/* 64 Pages Per Block */
96*f3a8e2b7SMingkai Hu 
97*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_ONFI_DETECTION
98*f3a8e2b7SMingkai Hu 
99*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x7) | \
100*f3a8e2b7SMingkai Hu 					FTIM0_NAND_TWP(0x18)   | \
101*f3a8e2b7SMingkai Hu 					FTIM0_NAND_TWCHT(0x7) | \
102*f3a8e2b7SMingkai Hu 					FTIM0_NAND_TWH(0xa))
103*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
104*f3a8e2b7SMingkai Hu 					FTIM1_NAND_TWBE(0x39)  | \
105*f3a8e2b7SMingkai Hu 					FTIM1_NAND_TRR(0xe)   | \
106*f3a8e2b7SMingkai Hu 					FTIM1_NAND_TRP(0x18))
107*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0xf) | \
108*f3a8e2b7SMingkai Hu 					FTIM2_NAND_TREH(0xa) | \
109*f3a8e2b7SMingkai Hu 					FTIM2_NAND_TWHRE(0x1e))
110*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM3		0x0
111*f3a8e2b7SMingkai Hu 
112*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
113*f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE	1
114*f3a8e2b7SMingkai Hu #define CONFIG_MTD_NAND_VERIFY_WRITE
115*f3a8e2b7SMingkai Hu #define CONFIG_CMD_NAND
116*f3a8e2b7SMingkai Hu 
117*f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
118*f3a8e2b7SMingkai Hu 
119*f3a8e2b7SMingkai Hu /*
120*f3a8e2b7SMingkai Hu  * CPLD
121*f3a8e2b7SMingkai Hu  */
122*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_BASE		0x7fb00000
123*f3a8e2b7SMingkai Hu #define CPLD_BASE_PHYS			CONFIG_SYS_CPLD_BASE
124*f3a8e2b7SMingkai Hu 
125*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_CSPR_EXT	(0x0)
126*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_CSPR		(CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
127*f3a8e2b7SMingkai Hu 					CSPR_PORT_SIZE_8 | \
128*f3a8e2b7SMingkai Hu 					CSPR_MSEL_GPCM | \
129*f3a8e2b7SMingkai Hu 					CSPR_V)
130*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_AMASK		IFC_AMASK(64 * 1024)
131*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
132*f3a8e2b7SMingkai Hu 					CSOR_NOR_NOR_MODE_AVD_NOR | \
133*f3a8e2b7SMingkai Hu 					CSOR_NOR_TRHZ_80)
134*f3a8e2b7SMingkai Hu 
135*f3a8e2b7SMingkai Hu /* CPLD Timing parameters for IFC GPCM */
136*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM0		(FTIM0_GPCM_TACSE(0xf) | \
137*f3a8e2b7SMingkai Hu 					FTIM0_GPCM_TEADC(0xf) | \
138*f3a8e2b7SMingkai Hu 					FTIM0_GPCM_TEAHC(0xf))
139*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
140*f3a8e2b7SMingkai Hu 					FTIM1_GPCM_TRAD(0x3f))
141*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
142*f3a8e2b7SMingkai Hu 					FTIM2_GPCM_TCH(0xf) | \
143*f3a8e2b7SMingkai Hu 					FTIM2_GPCM_TWP(0xff))
144*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM3		0x0
145*f3a8e2b7SMingkai Hu 
146*f3a8e2b7SMingkai Hu /* IFC Timing Params */
147*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR_CSPR_EXT
148*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
149*f3a8e2b7SMingkai Hu #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
150*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
151*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
152*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
153*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
154*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
155*f3a8e2b7SMingkai Hu 
156*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NAND_CSPR_EXT
157*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
158*f3a8e2b7SMingkai Hu #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
159*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
160*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
161*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
162*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
163*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
164*f3a8e2b7SMingkai Hu 
165*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_CPLD_CSPR_EXT
166*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR2		CONFIG_SYS_CPLD_CSPR
167*f3a8e2b7SMingkai Hu #define CONFIG_SYS_AMASK2		CONFIG_SYS_CPLD_AMASK
168*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSOR2		CONFIG_SYS_CPLD_CSOR
169*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_CPLD_FTIM0
170*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_CPLD_FTIM1
171*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_CPLD_FTIM2
172*f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_CPLD_FTIM3
173*f3a8e2b7SMingkai Hu 
174*f3a8e2b7SMingkai Hu /* EEPROM */
175*f3a8e2b7SMingkai Hu #define CONFIG_ID_EEPROM
176*f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID
177*f3a8e2b7SMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM		0
178*f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR		0x53
179*f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
180*f3a8e2b7SMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
181*f3a8e2b7SMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
182*f3a8e2b7SMingkai Hu 
183*f3a8e2b7SMingkai Hu /*
184*f3a8e2b7SMingkai Hu  * Environment
185*f3a8e2b7SMingkai Hu  */
186*f3a8e2b7SMingkai Hu #define CONFIG_ENV_IS_IN_FLASH
187*f3a8e2b7SMingkai Hu #define CONFIG_ENV_ADDR			(CONFIG_SYS_FLASH_BASE + 0x200000)
188*f3a8e2b7SMingkai Hu #define CONFIG_ENV_SECT_SIZE		0x20000
189*f3a8e2b7SMingkai Hu #define CONFIG_ENV_SIZE			0x20000
190*f3a8e2b7SMingkai Hu 
191*f3a8e2b7SMingkai Hu #endif /* __LS1043ARDB_H__ */
192